# **Mistral documentation**

Release 1.0

# **CONTENTS**

| 1 | I ne  | Cyclone V FPGA                  | 1  |
|---|-------|---------------------------------|----|
|   | 1.1   | The FPGAs                       | 1  |
|   | 1.2   | Bitstream stucture              | 2  |
|   | 1.3   | Logic blocks                    | 2  |
|   | 1.4   | Routing network                 | 3  |
|   | 1.5   | Programmable inverters          | 3  |
| 2 | Cyclo | oneV internals description      | 5  |
|   | 2.1   | Routing network                 | 5  |
|   | 2.2   | Inner logic blocks              | 6  |
|   | 2.3   |                                 | 22 |
|   | 2.4   | Options                         | 21 |
| 3 | Cvclo | oneV library usage              | 23 |
|   | 3.1   | Library structure               |    |
|   | 3.2   | Packages                        |    |
|   | 3.3   | Model information               |    |
|   | 3.4   | pos, rnode and pnode            |    |
|   | 3.5   | Routing network management      |    |
|   | 3.6   | Logic block management          |    |
|   | 3.7   | Inverters management            |    |
|   | 3.8   | Pin/package management          | 29 |
|   | 3.9   | Options                         | 30 |
|   | 3.10  | Bitstream management            |    |
|   | 3.11  | HMC bypass                      | 31 |
| 4 | The 1 | mistral-cv command-line program | 33 |
|   | 4.1   | models                          |    |
|   | 4.2   | routes                          | 33 |
|   | 4.3   | routes2                         |    |
|   | 4.4   | cycle                           |    |
|   | 4.5   | bels                            |    |
|   | 4.6   | decomp                          |    |
|   | 4.7   | comp                            |    |
|   | 4.8   | diff                            |    |
| 5 | Mist  | ral CycloneV library internals  | 35 |
| _ | 5.1   | Structure                       |    |
|   | 5.2   | Routing data                    |    |
|   | 5.3   | Block muxes                     |    |

| 5.4 | Logic blocks  | 137 |
|-----|---------------|-----|
| 5.5 | Inverters     | 137 |
| 5.6 | Forced-1 bits | 137 |
| 5.7 | Packages      | 137 |
| 5.8 | Models        | 137 |
| 5.9 | Binary data   | 137 |

### THE CYCLONE V FPGA

### 1.1 The FPGAs

The Cyclone V is a series of FPGAs produced initially by Altera, now Intel. It is based on a series of seven dies with varying levels of capability, which is then derived into more than 400 SKUs with variations in speed, temperature range, and enabled internal hardware.

As pretty much every FPGA out there, the dies are organized in grids.



Fig. 1: Floor plan of the seven die types

The FPGA, structurally, is a set of logic blocks of different types communicating with each other either through direct links or through a large routing network that spans the whole grid.

Some of the logic blocks take visible floor space. Specifically, the notches on the left are the space taken by the high speed serial interfaces (hssi and pma3). Also, the top-right corner in the sx50f and sx120f variants is used to fit the hps, a dual-core arm.

#### 1.2 Bitstream stucture

The bitstream is built from three rams:

- · Option ram
- · Peripheral ram
- · Configuration ram

The option ram is composed of 32 blocks of 40 bits, of which only 12 are actually used. It includes the global configurations for the chip, such as the jtag user id, the programming voltage, the internal oscillator configuration, etc.

The peripheral ram stores the configuration of all the blocks situated on the borders of the chip, e.g. everything outside of labs, mlabs, dsps and m10ks. It is built of 13 to 16 blocks of bits that are sent through shift registers to the tiles.

The configuration ram stores the configuration of the labs, mlabs, dsps and m10ks, plus all the routing configuration. It also includes the programmable inverters which allows inverting essentially all the inputs to the peripheral blocks. It is organised as a rectangle of bits.

| Die    | Tiles   | Pram   | Cram       |
|--------|---------|--------|------------|
| e50f   | 55x46   | 51101  | 4958x3928  |
| gx25f  | 49x40   | 54083  | 3856x3412  |
| gt75f  | 69x62   | 90162  | 6006x5304  |
| gt150f | 90x82   | 113922 | 7605x7024  |
| gt300f | 122x116 | 130828 | 10038x9948 |
| sx50f  | 69x62   | 80505  | 6006x5304  |
| sx120f | 90x82   | 99574  | 7605x7024  |

# 1.3 Logic blocks

The logic blocks are of two categories, the inner blocks and the peripheral blocks. To a first approximation all the inner blocks are configured through configuration ram, and the peripheral blocks through the peripheral ram. It only matters where it comes to partial reconfiguration, because only the configuration ram can be dynamically modified. We do not yet support it though.

The inner blocks are:

- lab: a logic blocks group with 20 LUTs with 5 inputs and 40 Flip-Flops.
- mlab: a lab that can be reconfigured as 64\*20 bits of ram
- dsp: a flexible multiply-add block
- m10k: a block of 10240 bits of dual-ported memory

The peripheral blocks are:

- gpio: general-purpose i/o, a block that controls up to 4 package pins
- dqs16: a block that manage differential input/output for 4 gpio blocks, e.g. up to 16 pins
- fpll: a fractional PLL
- cmux: the clock muxes that drive the clock part of the routing network
- ctrl: the control block with things like jtag
- hssi: the high speed serial interfaces

• hip: the pcie interfaces

• cbuf: a clock buffer for the dqs16

• dll: a delay-locked loop for the dqs16

• serpar: TODO

· lvl: TODO

• term: termination control blocks

• pma3: manages the channels of the hssi

• hmc: hardware memory controller, a block managing sdr/ddr ram interfaces

• hps: a series of 37 blocks managing the interface with the integrated dual-core arm

All of these blocks are configured similarly, through the setup of block muxes. They can be of 4 types: \* Boolean \* Symbolic, where the choice is between alphanumeric states \* Numeric, where the choice is between a fixed set of numeric value \* Ram, where a series of bits can be set to any value

Configuring that part of the FPGA consists of configuring the muxes associated to each block.

### 1.4 Routing network

A massive routing network is present all over the FPGA. It has two almost-disjoint parts. The data network has a series of inputs, connected to the outputs of all the blocks, and a series of outputs that go to data inputs of the blocks. The clock network consists of 16 global clocks signals that cover the whole FPGA, up to 88 regional clocks that cover an half of the FPGA, and when an hssi is present a series of horizontal peripheral clocks that are driven by the serial communications. Global and regional clock signals are driven by dedicated cmux blocks (not the fpll in particular, but they do have dedicated connections to the cmuxes).

These two networks join on data/clock muxes, which allow peripheral blocks to select for their clock-like inputs which network the signal should come from.

# 1.5 Programmable inverters

Essentially every output of the routing network that enters a peripheral block can optionally be inverted by activating the associated configuration bit.

#### CYCLONEV INTERNALS DESCRIPTION

## 2.1 Routing network

The routing network follows a single-driver structure: a number of inputs are grouped together in one place, one is selected through the configuration, then it is amplified and used to drive a metal line. There is also usually one bit configuration to disable the driver, which can be all-off (probably leaving the line floating) or a specific combination to select vcc. The drivers correspond to a 2d pattern in the configuration ram. There are 70 different patterns, configured by 1 to 18 bits and mixing 1 to 44 inputs.

The network itself can be split in two parts: the data network and the clock network.

The data network is a grid of connections. Horizontal lines (H14, H6 and H3, numbered by the number of tiles they span) and vertical lines (V12, V4 and V2) helped by wire muxes (WM) connect to each over to ensure routing over the whole surface. Then at the tile level tile-data dispatch (TD) nodes allow to select between the available signals.

Generic output (GOUT) nodes then select between TD nodes to connect to logic blocks inputs. Logic block outputs go to Generic Input (GIN) nodes which feed in the connections. In addition a dedicated network, the Loopback dispatch (LD) connects some of the outputs from the labs/mlabs to their inputs for fast local data routing.

The clock network is more of a top-down structure. The top structures are Global clocks (GCLK), Regional clocks (RCLK) and Peripheral clocks (PCLK). They're all driven by specialized logic blocks we call Clock Muxes (cmux). There are two horizontal cmux in the middle of the top and bottom borders, each driving 4 GCLK and 20 RCLK, two vertical in the middle of the left and right borders each driving 4 GCLK and 12 RCLK, and 3 to 4 in the corners driving 6 RCLK each. The dies including an HPS (sx50f and sx120f) are missing the top-right cmux plus some of the middle-of-border-driven RCLK. That gives a total of 16 GCLK and 66 to 88 RCLK. In addition PCLK start from HSSI blocks to distribute serial clocks to the network.

The GCLK span the whole grid. A RCLK spans half the grid. A PCLK spans a number of tiles horizontally to its right.

The second level is Sector clocks, SCLK, which spans small rectangular zones of tiles and connect from GCLK, RCLK and PCLK. The on the third level, connecting from SCLK, is Horizontal clocks (HCLK) spanning 10-15 horizontal tiles and Border clocks (BCLK) rooted regularly on the top and bottom borders. Finally Tile clocks (TCLK) connect from HCLK and BCLK and distribute the clocks within a tile.

In addition the PMUX nodes at the entrance of plls select between SCLKs, and the GCLKFB and RCLKFB bring back feedback signals from the cmux to the pll.

Inner blocks directly connect to TCLK and have internal muxes to select between clock and data inputs for their control. Peripheral blocks tend to use a secondary structure composed from a TDMUX that selects one TD between multiple ones followed by a DCMUX that selects between the TDMUX and a TCLK so that their clock-like inputs can be driven from either a clock or a data signal.

Most of the periphery routing nodes (GIN, GOUT, DCMUX, GCLK, RCLK, PCLK) invert the signal. The inner nodes of the data networks never invert, the situation with the clock network is not yet clear. Most GOUT and DCMUX connected to inputs to peripheral blocks are also provided with an optional inverter. Each block connection description indicates whether the node is inverting (n=no, i=yes, p=programmable, ?=unknown yet).

# 2.2 Inner logic blocks

#### 2.2.1 LAB

The LABs are the main combinatorial and register blocks of the FPGA. A LAB tile includes 10 sub-blocks called cells with 64 bits of LUT splitted in 6 parts, four Flip-Flops, two 1-bit adders and a lot of routing logic. In addition a common control subblock selects and dispatches clock, enable, clear, etc signals.

Carry and share chain in the order lab (x, y+1) cell  $9 \rightarrow \text{cells } 0-9 \rightarrow \text{lab } (x, u-1)$  cell 0. The BTO, TTO and BYPASS muxes control the connections in between 5-cell blocks.



Fig. 1: The part of the LAB shared by all ten cells that generates the common signals.

| Name      | Instance | Туре | Values  | Default | Documenta-       |
|-----------|----------|------|---------|---------|------------------|
|           |          |      |         |         | tion             |
| ARITH_SEL | 0-9      | Mux  |         | lut     | Select whether   |
|           |          |      | • adder |         | the data input   |
|           |          |      | • lut   |         | of the FF is the |
|           |          |      |         |         | LUTs or the      |
|           |          |      |         |         | adder            |

Table 1 – continued from previous page

| Name        | Instance | Type                                  | Values | Default | Documenta-                  |
|-------------|----------|---------------------------------------|--------|---------|-----------------------------|
| INAME       | Instance | Туре                                  | values | Delault | tion                        |
| BCLK_SEL    | 0-9      | Mux                                   |        | off     | Select the clock            |
| DCLK_SEL    | 0-9      | Mux                                   | • off  | OII     |                             |
|             |          |                                       |        |         | input to the two bottom FFs |
|             |          |                                       | • clk0 |         | bottom FFS                  |
|             |          |                                       | • clk1 |         |                             |
|             |          |                                       | • clk2 |         |                             |
| BCLR_SEL    | 0-9      | Num                                   |        | 0       | Select the aclr             |
|             |          | - , , , , , , , , , , , , , , , , , , | • 0-1  |         | input to the two            |
|             |          |                                       |        |         | bottom FFs                  |
| BDFF0       | 0-9      | Mux                                   |        | reg     | Select between              |
|             |          |                                       | • reg  |         | LUT and FF for              |
|             |          |                                       | • nlut |         | that output                 |
|             |          |                                       |        |         |                             |
| BDFF1       | 0-9      | Mux                                   |        | reg     | Select between              |
|             |          |                                       | • reg  |         | LUT and FF for              |
|             |          |                                       | • nlut |         | that output                 |
| BDFF1L      | 0-9      | Mux                                   |        | reg     | Select between              |
| DDITTL      | 0-9      | Mux                                   | • reg  | reg     | LUT and FF for              |
|             |          |                                       | • nlut |         |                             |
|             |          |                                       | · mut  |         | that output                 |
| BEF_SEL     | 0-9      | Mux                                   |        | e       | Select which                |
| _           |          |                                       | • e    |         | input goes to the           |
|             |          |                                       | • f    |         | sdata input of              |
|             |          |                                       |        |         | the two bottom              |
|             |          |                                       |        |         | FFs                         |
| BPKREG0     | 0-9      | Bool                                  | t/f    | f       | Force the top               |
|             |          |                                       |        |         | FF of the bot-              |
|             |          |                                       |        |         | tom half to get             |
|             |          |                                       |        |         | its input from              |
|             |          |                                       | - 12   |         | tef_sel                     |
| BPKREG1     | 0-9      | Bool                                  | t/f    | f       | Force the bot-              |
|             |          |                                       |        |         | tom FF of the               |
|             |          |                                       |        |         | bottom half to              |
|             |          |                                       |        |         | get its input               |
| 7.00        |          |                                       |        |         | from tef_sel                |
| BSCLR_DIS   | 0-9      | Bool                                  | t/f    | f       | Disable sync                |
|             |          |                                       |        |         | clear for the               |
|             |          |                                       |        |         | bottom half                 |
| BSLOAD_EN   | 0-9      | Bool                                  | t/f    | f       | Select whether              |
|             |          |                                       |        |         | to enable the               |
|             |          |                                       |        |         | sync load line of           |
|             |          |                                       |        |         | the two bottom              |
| D EEEDDACK  | CLW O    | Name                                  |        |         | FFs                         |
| B_FEEDBACK_ | 2HFA     | Num                                   | . 0.1  | 0       | Select which of             |
|             |          |                                       | • 0-1  |         | the FFs goes to             |
|             |          |                                       |        |         | the bottom feed-            |
|             |          |                                       |        |         | back line                   |

Table 1 – continued from previous page

| LUT_MASK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Name     | Instance | Type | Values                                                                                                     | Default | Documenta-<br>tion                                                     |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|------|------------------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------|
| SHARE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | LUT_MASK | 0-9      | Ram  | 64 bits                                                                                                    | 0       | LUT values, A<br>has bits 0-15, B<br>16-23, C 24-31,<br>D 32-47, E 48- |
| TCLK_SEL 0-9 Mux off Select the clock input to the two top FFs  TCLR_SEL 0-9 Num 0 Select the aclr input to the two top FFs  TDFF0 0-9 Mux reg Select between LUT and FF for that output  TDFF1 0-9 Mux reg Select between LUT and FF for that output  TDFF1L 0-9 Mux reg Select between LUT and FF for that output  TDFF1L 0-9 Mux reg Select between LUT and FF for that output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | MODE     | 0-9      | Mux  | • 15_ft • 15_fb • 15_ftb • 16 • 16_ft • 16_ft • 16_ftb • 17_e0 • 17_e0_ft • 17_e0_ft • 17_e1_ft • 17_e1_ft |         |                                                                        |
| TCLR_SEL 0-9 Num 0 Select the aclr input to the two top FFs  TDFF0 0-9 Mux reg Num 1 reg Select between LUT and FF for that output  TDFF1 0-9 Mux reg nlut  reg Select between LUT and FF for that output  TDFF1L 0-9 Mux reg Select between LUT and FF for that output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SHARE    | 0-9      | Bool | t/f                                                                                                        | f       | line to the addi-                                                      |
| TDFF0  O-9  Mux  reg reg LUT and FF for that output  TDFF1  O-9  Mux  reg reg Select between LUT and FF for that output  reg reg Select between LUT and FF for that output  reg LUT and FF for that output  reg LUT and FF for that output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | TCLK_SEL | 0-9      | Mux  | • clk0<br>• clk1                                                                                           | off     | input to the two                                                       |
| TDFF0  0-9  Mux  • reg • nlut  reg  Select between LUT and FF for that output  TDFF1  0-9  Mux  • reg • nlut  reg  Select between LUT and FF for that output  TDFF1L  0-9  Mux  • reg • reg • reg • reg  LUT and FF for that output  TDFF1L  0-9  Mux  • reg • reg  LUT and FF for that output                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | TCLR_SEL | 0-9      | Num  | • 0-1                                                                                                      | 0       | input to the two                                                       |
| TDFF1L 0-9 Mux reg LUT and FF for that output  * reg * nlut reg * Select between LUT and FF for LUT and FF for LUT and FF for that output reg * Select between LUT and FF for LUT and FF f | TDFF0    | 0-9      | Mux  |                                                                                                            | reg     | Select between LUT and FF for                                          |
| • reg LUT and FF for                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | TDFF1    | 0-9      | Mux  |                                                                                                            | reg     | LUT and FF for                                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | TDFF1L   | 0-9      | Mux  |                                                                                                            | reg     | LUT and FF for                                                         |

Table 1 – continued from previous page

| Name        | Instance | Type   | Values  | Default | Documenta-                   |
|-------------|----------|--------|---------|---------|------------------------------|
|             |          |        |         |         | tion                         |
| TEF_SEL     | 0-9      | Mux    |         | e       | Select which                 |
|             |          |        | • e     |         | input goes to the            |
|             |          |        | • f     |         | sdata input of               |
|             |          |        |         |         | the two top FFs              |
| TPKREG0     | 0-9      | Bool   | t/f     | f       | Force the top FF             |
|             |          |        |         |         | of the top half              |
|             |          |        |         |         | to get its input             |
| TPKREG1     | 0-9      | Bool   | t/f     | f       | from tef_sel  Force the bot- |
| IFKKEGI     | 0-9      | BOOI   | V1      | 1       | tom FF of the                |
|             |          |        |         |         | top half to get              |
|             |          |        |         |         | its input from               |
|             |          |        |         |         | tef_sel                      |
| TSCLR_DIS   | 0-9      | Bool   | t/f     | f       | Disable sync                 |
|             |          |        | ,,-     |         | clear for the top            |
|             |          |        |         |         | half                         |
| TSLOAD_EN   | 0-9      | Bool   | t/f     | f       | Select whether               |
|             |          |        |         |         | to enable the                |
|             |          |        |         |         | sync load line of            |
|             |          |        |         |         | the two top FFs              |
| T_FEEDBACK_ | SB01-9   | Num    |         | 0       | Select which of              |
|             |          |        | • 0-1   |         | the FFs goes to              |
|             |          |        |         |         | the top feedback             |
| A CL DO DAY |          | D 1    | . 10    | 6       | line                         |
| ACLR0_INV   |          | Bool   | t/f     | f       | Optional in-                 |
|             |          |        |         |         | verter for asynchronous      |
|             |          |        |         |         | clear 0                      |
| ACLR0_SEL   |          | Mux    |         | gin1    | Selects between              |
| 1102110_022 |          | 111011 | • gin1  | 8       | clock and data               |
|             |          |        | • clki2 |         | for async clear 0            |
|             |          |        |         |         |                              |
| ACLR1_INV   |          | Bool   | t/f     | f       | Optional in-                 |
|             |          |        |         |         | verter for                   |
|             |          |        |         |         | asynchronous                 |
|             |          |        |         |         | clear 1                      |
| ACLR1_SEL   |          | Mux    | _       | gin0    | Selects between              |
|             |          |        | • gin0  |         | clock and data               |
|             |          |        | • clki3 |         | for async clear 1            |
| BTO_DIS     |          | Bool   | t/f     | f       | When disabled,               |
|             |          |        |         |         | allows carry                 |
|             |          |        |         |         | in/share in from             |
|             |          |        |         |         | local cell 4 into            |
|             |          |        |         |         | local cell 5                 |

Table 1 – continued from previous page

|            | т        |      | nued from previous pa                                 |         |                                                                                                                                       |
|------------|----------|------|-------------------------------------------------------|---------|---------------------------------------------------------------------------------------------------------------------------------------|
| Name       | Instance | Туре | Values                                                | Default | Documenta-<br>tion                                                                                                                    |
| BYPASS_DIS |          | Bool | t/f                                                   | t       | Bypass skips the top half (lab) or bottom half (mlab) of the cells for the carry and share chains (needs BTO, resp. TTO disabled too) |
| CLK0_INV   |          | Bool | t/f                                                   | f       | Optional inverter for clock                                                                                                           |
| CLK0_SEL   |          | Mux  | • clka<br>• clkb                                      | clka    | Selects between<br>the two inter-<br>medaite clock<br>lines for clock 0                                                               |
| CLK1_INV   |          | Bool | t/f                                                   | f       | Optional inverter for clock                                                                                                           |
| CLK1_SEL   |          | Mux  | • clka<br>• clkb                                      | clka    | Selects between<br>the two inter-<br>medaite clock<br>lines for clock 1                                                               |
| CLK2_INV   |          | Bool | t/f                                                   | f       | Optional inverter for clock 2                                                                                                         |
| CLK2_SEL   |          | Mux  | • clka<br>• clkb                                      | clka    | Selects between<br>the two inter-<br>medaite clock<br>lines for clock 2                                                               |
| CLKA_SEL   |          | Mux  | • clki0<br>• gin2                                     | clki0   | Selects between clock and data for the clka intermediate line                                                                         |
| CLKB_SEL   |          | Mux  | • clki1<br>• gin3                                     | clki1   | Selects between clock and data for the clkb intermediate line                                                                         |
| DFT_MODE   |          | Mux  | <ul><li> off</li><li> on</li><li> dft_pprog</li></ul> | on      | TODO                                                                                                                                  |
| EN0_EN     |          | Bool | t/f                                                   | t       | Enables the enable 0 line (else always on)                                                                                            |
| EN0_NINV   |          | Bool | t/f                                                   | t       | Optional inverter for enable 0                                                                                                        |
|            |          |      |                                                       |         | tinues on nevt nage                                                                                                                   |

Table 1 – continued from previous page

| Name Insta       |         | Values           | Default | Documenta-                                                                                              |
|------------------|---------|------------------|---------|---------------------------------------------------------------------------------------------------------|
| EN0_SEL          | Mux     | • gin1<br>• gin3 | gin1    | Source selection for enable 0                                                                           |
| EN1_EN           | Bool    | t/f              | t       | Enables the enable 1 line (else always on)                                                              |
| EN1_NINV         | Bool    | t/f              | t       | Optional inverter for enable                                                                            |
| EN1_SEL          | Mux     | • gin0<br>• gin3 | gin3    | Source selection for enable 1                                                                           |
| EN2_EN           | Bool    | t/f              | t       | Enables the enable 2 line (else always on)                                                              |
| EN2_NINV         | Bool    | t/f              | t       | Optional inverter for enable 2                                                                          |
| EN_SCLK_LOAD_WHA | AT Bool | t/f              | f       | Unclear, possi-<br>bly source selec-<br>tion for enable 2                                               |
| REGSCAN_LATCH_EN | Bool    | t/f              | f       | TODO                                                                                                    |
| SCLR_INV         | Bool    | t/f              | f       | Optional inverter for synchronous clear                                                                 |
| SCLR_MUX         | Mux     | • gin3<br>• gin2 | gin3    | Source selection<br>for sync clear,<br>possibly more<br>subtle (interac-<br>tion with en2<br>and sload) |
| SLOAD_INV        | Bool    | t/f              | t       | Optional inverter for synchronous load                                                                  |
| SLOAD_SEL        | Mux     | • gin0<br>• gin3 | gin0    | Source selection<br>for sync load,<br>possibly more<br>subtle (interac-<br>tion with en2<br>and sclr)   |

Table 1 – continued from previous page

| Name    | Instance | Туре | Values | Default | Documenta-       |
|---------|----------|------|--------|---------|------------------|
|         |          |      |        |         | tion             |
| TTO_DIS |          | Bool | t/f    | f       | When disabled,   |
|         |          |      |        |         | allows carry     |
|         |          |      |        |         | in/share in from |
|         |          |      |        |         | the lab at (x,   |
|         |          |      |        |         | y+1) cell 9 into |
|         |          |      |        |         | local cell 0     |

| Port   | In-    | Port | Route     | In-    | Documentation                                                    |
|--------|--------|------|-----------|--------|------------------------------------------------------------------|
| Name   | stance | bits | node type | verter |                                                                  |
| A      | 0-9    |      | GOUT      | n      | Data input to the lab cell                                       |
| ACLR   |        | 0-1  | TCLK      | i      | Common clock inputs for asynchronous clear of the FFs            |
| В      | 0-9    |      | GOUT      | n      | Data input to the lab cell                                       |
| С      | 0-9    |      | GOUT      | n      | Data input to the lab cell                                       |
| CLKIN  |        | 0-1  | TCLK      | i      | Common clock inputs for clocking of the FFs                      |
| D      | 0-9    |      | GOUT      | n      | Data input to the lab cell                                       |
| DATAIN |        | 0-3  | GOUT      | i      | Common data inputs for enables, sync clear and load              |
| E0     | 0-9    |      | GOUT      | n      | Data input to the lab cell                                       |
| E1     | 0-9    |      | GOUT      | n      | Data input to the lab cell                                       |
| F0     | 0-9    |      | GOUT      | n      | Data input to the lab cell                                       |
| F1     | 0-9    |      | GOUT      | n      | Data input to the lab cell                                       |
| FFB0   | 0-9    |      | GIN       | i      | Output from either the top FF of the bottom hslf of the lab cell |
|        |        |      |           |        | or the bottomlut to data routing                                 |
| FFB1   | 0-9    |      | GIN       | i      | Output from either the bottom FF of the bottom hslf of the lab   |
|        |        |      |           |        | cell or the bottom lut to data routing                           |
| FFB1L  | 0-9    |      | LD        | i      | Output from either the bottom FF of the bottom hslf of the lab   |
|        |        |      |           |        | cell or the bottom lut to local dispatch                         |
| FFT0   | 0-9    |      | GIN       | i      | Output from either the top FF of the top hslf of the lab cell or |
|        |        |      |           |        | the top lut to data routing                                      |
| FFT1   | 0-9    |      | GIN       | i      | Output from either the bottom FF of the top hslf of the lab cell |
|        |        |      |           |        | or the top lut to data routing                                   |
| FFT1L  | 0-9    |      | LD        | i      | Output from either the bottom FF of the top hslf of the lab cell |
|        |        |      |           |        | or the top lut to local dispatch                                 |

#### 2.2.2 MLAB

A MLAB is a lab that can optionally be turned into a 640-bits RAM or ROM. The wiring is identical to the LAB, only some additional muxes are provided to select the RAM/ROM mode.

TODO: address/data wiring in RAM/ROM mode.



Fig. 2: One of the 10 cells of the LAB.



Fig. 3: The 16 possible interconnection modes.

| Name         | Instance | Туре | Values                           | Default | Documenta- |
|--------------|----------|------|----------------------------------|---------|------------|
|              |          |      |                                  |         | tion       |
| MADDG_VOLTA  | AGE      | Mux  | • vccl • vcchg                   | vccl    | TODO       |
| MCRG_VOLTAC  | E        | Mux  | • vcchg • vccl                   | vcchg   | TODO       |
| RAM_DIS      |          | Bool | t/f                              | t       | TODO       |
| REGSCAN_LAT  | CH_EN    | Bool | t/f                              | f       | TODO       |
| WRITE_EN     |          | Bool | t/f                              | f       | TODO       |
| WRITE_PULSE_ | LENGTH   | Num  | • 500<br>• 650<br>• 800<br>• 950 | 500     | TODO       |

#### 2.2.3 DSP

The DSP blocks provide a multiply-adder with differents modes. Its large number of inputs and output makes it span two tiles vertically.

The modes are are:

- Three 9x9 multipliers in parallel
- Two 18x19 multipliers in parallel
- Two 18x19 multipliers with the results combined through add or sub
- One 18x18 multiplier added to a 36-bits value
- One 27x27 multiplier

Data input is through 12 blocks of 9 bits, the mapping of their use depending on the mode. Each bit can be individually inverted. Unconnected bits default to 1 and must be inverted to get a 0. We are only able to do 18x18 multipliers, 18x19 configuration is not understood.

The two operands of a multiplier are called X and Y. The Z operand is use in preadder mode and acts on Y. When in two-multiplier mode they are called A and B. Three-multiplier mode is very similar to single with the inputs and outputs packed in the 27-bits inputs/54-bits output registers. Preadder is not officially supported in 3-multiplier mode.

Mapping of data input blocks to multiplier ports is as follows:

| Multiplier mode     | AX      | AY      | AZ       | ВХ         | BY   | BZ     |
|---------------------|---------|---------|----------|------------|------|--------|
| 1 or 3, no preadder | 7, 6, 0 | 9, 8, 2 |          |            |      |        |
| 3, preadder active  | 7, 6, 0 | 8, 3, 2 | 10, 5, 4 |            |      |        |
| 2                   | 1, 0    | 3, 2    | 5, 4     | 7, 6       | 9, 8 | 11, 10 |
| 18x18+36            | 1, 0    | 3, 2    | 5, 4     | 9, 8, 7, 6 |      |        |

Result is in the single 74-bits wide RESULT port, which is split in half in two-18x19-parallel mode with the B result in bits [73:37].

| Name         | Instance | Туре   | Values   | Default | Documenta-<br>tion                |
|--------------|----------|--------|----------|---------|-----------------------------------|
| ACC_INV      |          | Bool   | t/f      | f       | TODO                              |
| ACLR0_INV    |          | Bool   | t/f      | f       | Invert aclr 0                     |
| ACLR0_SEL    |          | Num    | <u> </u> | 0       | Input for aclr 0                  |
| ACERO_GEE    |          | Tvuiii | • 0      |         | input for acin o                  |
| ACLR1_INV    |          | Bool   | t/f      | f       | Invert aclr 1                     |
| ACLR1_SEL    |          | Num    |          | 1       | Input for aclr 1                  |
|              |          |        | • 1      |         |                                   |
| AX_SIGNED    |          | Bool   | t/f      | f       | Is port X of multiplier A signed? |
| AY_SIGNED    |          | Bool   | t/f      | f       | Is port Y of multiplier A signed? |
| BX_SIGNED    |          | Bool   | t/f      | f       | Is port X of multiplier B signed? |
| BY_SIGNED    |          | Bool   | t/f      | f       | Is port Y of multiplier B signed? |
| CAS-         |          | Bool   | t/f      | f       | TODO                              |
| CADE_1ST_EN  |          |        |          |         |                                   |
| CASCADE_EN   |          | Bool   | t/f      | f       | TODO                              |
| CHAIN_OUTPU  | T_EN     | Bool   | t/f      | f       | TODO                              |
| CLK0_INV     |          | Bool   | t/f      | f       | Invert clock 0                    |
| CLK0_SEL     |          | Num    | • 0      | 0       | Input for clock 0                 |
| CLK1_INV     |          | Bool   | t/f      | f       | Invert clock 1                    |
| CLK1_SEL     |          | Num    | • 1      | 1       | Input for clock 1                 |
| CLK2_INV     |          | Bool   | t/f      | f       | Invert clock 2                    |
| CLK2_SEL     |          | Num    | 0.1      | 2       | Input for clock 2                 |
| 03112_022    |          | 1 (37) | • 2      |         | 1p.u. 152 5.00m. 2                |
| CLK_AX17_SEL |          | Num    | • 0-2    | 0       | TODO                              |
| CLK_AYZ17_SE | EL       | Num    | • 0-2    | 0       | TODO                              |
| CLK_BX17_SEL |          | Num    | • 0-2    | 0       | TODO                              |
| CLK_BYZ17_SE | L        | Num    | • 0-2    | 0       | TODO                              |
|              | 1        |        |          |         | ntinues on next page              |

Table 2 – continued from previous page

| Name Instance      | Туре   | Values            | Default | Documenta-<br>tion                    |
|--------------------|--------|-------------------|---------|---------------------------------------|
| CLK_DYN_CTRL_SEL   | Num    | • 0-2             | 0       | TODO                                  |
| CLK_OPREG_SEL      | Num    | 0.2               | 0       | TODO                                  |
|                    |        | • 0-2             |         |                                       |
| COEF_INPUT_EN      | Bool   | t/f               | f       | Use coefficient for multiplier port X |
| DEC_INV            | Bool   | t/f               | f       | TODO                                  |
| DE-                | Bool   | t/f               | f       | TODO                                  |
| LAY_CASCADE_AY_EN  | 2001   |                   |         | 1020                                  |
| DE-                | Bool   | t/f               | f       | TODO                                  |
| LAY_CASCADE_BY_EN  | 2001   |                   |         | 1020                                  |
| DFT_CLK_DIS        | Bool   | t/f               | t       | TODO                                  |
| DFT ITG EN         | Bool   | t/f               | f       | TODO                                  |
| DFT_TDF_EN         | Bool   | t/f               | f       | TODO                                  |
| DOU-               | Bool   | t/f               | f       | TODO                                  |
| BLE_ACC_EN         | Bool   | 01                | 1       | ТОВО                                  |
| EN-<br>ABLE0_FORCE | Bool   | t/f               | f       | Clock 0 always enabled                |
|                    | D = =1 | t/f               | £       |                                       |
| EN-<br>ABLE0_INV   | Bool   |                   | f       | Invert enable on clock 0              |
| EN-<br>ABLE1_FORCE | Bool   | t/f               | f       | Clock 1 always enabled                |
| EN-<br>ABLE1_INV   | Bool   | t/f               | f       | Invert enable on clock 1              |
| EN-<br>ABLE2_FORCE | Bool   | t/f               | f       | Clock 2 always enabled                |
| EN-                | Bool   | t/f               | f       | Invert enable on clock 2              |
| ABLE2_INV<br>IDI-  | M      |                   | 1       | TODO                                  |
| REG_ACC_CTRL       | Mux    | • bypass • reg    | bypass  | ТОВО                                  |
| IDI-               | Mux    |                   | bypass  | TODO                                  |
| REG_DEC_CTRL       | With   | • bypass • reg    | буразз  | TODO                                  |
| IDI-               | Mux    |                   | bypass  | TODO                                  |
| REG_PRELOAD_CTRL   | IVIUX  | • bypass<br>• reg | буразз  | 1000                                  |
| IDIREG_SUB         | Mux    | • bypass • reg    | bypass  | TODO                                  |

Table 2 – continued from previous page

| IN- REG_CTRL_AX  Mux  bypass reg  bypass reg  bypass TODO  IN- REG_CTRL_AZ  IN- REG_CTRL_AZ  Mux  bypass reg  bypass TODO  IN- REG_CTRL_BX  Mux  bypass reg  bypass TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | N.1           |          |       | nued from previous p       |         |                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|----------|-------|----------------------------|---------|----------------------|
| IN- REG_CTRL_AX  Mux  bypass reg  bypass TODO  IN- REG_CTRL_AZ  Mux  bypass reg  bypass TODO  IN- REG_CTRL_AZ  Mux  bypass reg  bypass TODO  IN- REG_CTRL_BX  Mux  bypass reg  bypass TODO  IN- REG_CTRL_BX  Mux  bypass reg  bypass TODO  IN- REG_CTRL_BX  IN- REG_CTRL_BY  Mux  bypass reg  bypass TODO  IN- REG_CTRL_BZ  Buypass IN- REG_CTRL_BZ  IN- R | Name          | Instance | Туре  | Values                     | Default | Documenta-           |
| REG_CTRL_AX    Nux   Nux |               |          |       |                            |         |                      |
| N-   REG_CTRL_AY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | IN-           |          | Mux   |                            | bypass  | TODO                 |
| N-   REG_CTRL_AY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | REG_CTRL_AX   |          |       | • bypass                   |         |                      |
| No.    |               |          |       |                            |         |                      |
| REG_CTRL_AY    Nux   bypass   reg   bypass   TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |          |       | 108                        |         |                      |
| REG_CTRL_AY    Nux   bypass   reg   bypass   TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | TNI           |          | M     |                            | 1       | TODO                 |
| IN- REG_CTRL_AZ  Mux  bypass reg  bypass reg  bypass TODO  IN- REG_CTRL_BX  Mux  bypass reg  bypass reg  bypass TODO  IN- REG_CTRL_BY  Mux  bypass reg  bypass TODO  IN- REG_CTRL_BZ  IN- REG_CTRL_BZ  Mux  bypass reg  bypass TODO  Value to load in the accumulator (1< <n) (1<<n)="" accumulator="" bool="" bypass="" der_en="" f="" far-="" fre<="" fread-="" in="" load="" m18x18p36="" m18x19="" m18x19_combined="" m27x27="" mode="" mux="" oreg_ctrl="" td="" the="" tial_reconfig_en="" to="" todo="" value="" vf=""><td></td><td></td><td>Mux</td><td></td><td>bypass</td><td>1000</td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |               |          | Mux   |                            | bypass  | 1000                 |
| IN- REG_CTRL_AZ  Mux  • bypass • reg  bypass  TODO  IN- REG_CTRL_BX  Mux  • bypass • reg  bypass  TODO  IN- REG_CTRL_BY  Mux  • bypass • reg  bypass  TODO  IN- REG_CTRL_BY  Mux  • bypass • reg  bypass  TODO  Value to load in the accumulator (1< <nn) (1<<nn)="" accumulator="" activation="" bool="" bypass="" configuration="" der_en="" der_sub="" dypass="" f="" in="" ion="" load="" m18x18p36="" m18x19="" m18x19-combined="" m27x27="" m9x9="" mode="" multiplication="" mux="" onfiguration="" or="" oreg_ctrl="" pread-="" preadder="" preload_inv="" reg="" sub_inv="" td="" the="" tial_reconfig_en="" to="" todo="" todo<="" value="" vf="" •=""><td>REG_CTRL_AY</td><td></td><td></td><td></td><td></td><td></td></nn)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | REG_CTRL_AY   |          |       |                            |         |                      |
| REG_CTRL_AZ    bypass   reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               |          |       | • reg                      |         |                      |
| REG_CTRL_AZ    bypass   reg                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |               |          |       |                            |         |                      |
| REG_CTRL_AZ    Mux   bypass   reg   bypass                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | IN-           |          | Mux   |                            | bypass  | TODO                 |
| IN- REG_CTRL_BX  Mux  bypass reg  bypass  TODO  Nux  REG_CTRL_BY  Mux  bypass reg  bypass  TODO  Nux  bypass reg  bypass  TODO  Nux  bypass  reg  bypass  TODO  Value to load in the accumulator (1< <nn) m<="" misxip="" mode="" mux="" myx="" td=""><td>REG CTRL AZ</td><td></td><td></td><td>• bypass</td><td></td><td></td></nn)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | REG CTRL AZ   |          |       | • bypass                   |         |                      |
| IN- REG_CTRL_BY  Mux  bypass reg  bypass reg  TODO  IN- REG_CTRL_BZ  Mux  bypass reg  bypass reg  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |          |       |                            |         |                      |
| REG_CTRL_BX    Suppass   Freg   Suppass   TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |          |       | 105                        |         |                      |
| REG_CTRL_BX    Suppass   Freg   Suppass   TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | INI           |          | ) M   |                            | 1       | TODO                 |
| IN- REG_CTRL_BY  Mux  bypass reg  inh REG_CTRL_BZ  IN- REG_CTRL_BZ  Mux  bypass reg  bypass  reg  bypass  TODO  Value to load in the accumulator (1< <n) (1<<n)="" bypass="" m18x18p36="" m18x19="" m18x19-combined="" m27x27="" mode="" mux="" mysy="" oreg_ctrl="" reg="" td="" todo="" todo<=""><td></td><td></td><td>IVIUX</td><td></td><td>bypass</td><td>וטטט</td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |          | IVIUX |                            | bypass  | וטטט                 |
| IN- REG_CTRL_BY  Mux  • bypass • reg  bypass  TODO  TODO  IN- REG_CTRL_BZ  LOAD_VALUE  Ram  00-3f  0  Value to load in the accumulator (1< <n) mil="" mil<="" sx19="" td=""><td>KEG_CTRL_BX</td><td></td><td></td><td></td><td></td><td></td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | KEG_CTRL_BX   |          |       |                            |         |                      |
| REG_CTRL_BY  IN- REG_CTRL_BZ  Ram  O0-3f  D0  Value to load in the accumulator (1< <n) (1<<n)="" accumulator="" bypass="" in="" load="" m18x18p36="" m18x19="" m18x19_combined="" m27x27="" m9x9="" mode="" mux="" o="" oreg_ctrl="" prea<="" pread-="" reg="" tall_reconfig_en="" td="" the="" to="" todo="" walle="" •=""><td></td><td></td><td></td><td>• reg</td><td></td><td></td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |          |       | • reg                      |         |                      |
| REG_CTRL_BY  IN- REG_CTRL_BZ  Ram  O0-3f  D0  Value to load in the accumulator (1< <n) (1<<n)="" accumulator="" bypass="" in="" load="" m18x18p36="" m18x19="" m18x19_combined="" m27x27="" m9x9="" mode="" mux="" o="" oreg_ctrl="" prea<="" pread-="" reg="" tall_reconfig_en="" td="" the="" to="" todo="" walle="" •=""><td></td><td></td><td></td><td></td><td></td><td></td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |          |       |                            |         |                      |
| REG_CTRL_BY  IN- REG_CTRL_BZ  Ram  O0-3f  D0  Value to load in the accumulator (1< <n) (1<<n)="" accumulator="" bypass="" in="" load="" m18x18p36="" m18x19="" m18x19_combined="" m27x27="" m9x9="" mode="" mux="" o="" oreg_ctrl="" prea<="" pread-="" reg="" tall_reconfig_en="" td="" the="" to="" todo="" walle="" •=""><td>IN-</td><td></td><td>Mux</td><td></td><td>bypass</td><td>TODO</td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | IN-           |          | Mux   |                            | bypass  | TODO                 |
| IN- REG_CTRL_BZ  Ram  O0-3f  O  Value to load in the accumulator (1< <n) mode="" mu<="" mux="" td=""><td>REG CTRL BY</td><td></td><td></td><td>bypass</td><td></td><td></td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | REG CTRL BY   |          |       | bypass                     |         |                      |
| IN- REG_CTRL_BZ  Mux  bypass  reg  DOO-3f  O Value to load in the accumulator (1< <n) (1<<n)="" bool="" configuration="" der_en="" der_sub="" f="" m18x19="" mode="" multiplication="" pread-="" preadder="" preload_inv="" straction="" sub-="" t="" td="" tial_reconfig_en="" todo="" todo<=""><td>1120_01112_21</td><td></td><td></td><td>  "-</td><td></td><td></td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1120_01112_21 |          |       | "-                         |         |                      |
| REG_CTRL_BZ  • bypass • reg  LOAD_VALUE  Ram  O0-3f  O  Value to load in the accumulator (1< <n) (1<<n)="" accumulator="" activation="" bool="" bypass="" configuration="" der_sub="" f="" fire="" in="" load="" m18x18p36="" m18x19="" m18x19_combined="" m27x27="" m9x9="" mode="" multiplication="" mux="" of="" oreg_ctrl="" par-="" pread-="" preader="" preload_inv="" reg="" sub="" sub_inv="" substraction="" td="" the="" tial_reconfig_en="" to="" todo="" todo<="" topical="" topo="" uff="" value="" wux="" •=""><td></td><td></td><td></td><td>ricg</td><td></td><td></td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |               |          |       | ricg                       |         |                      |
| REG_CTRL_BZ  • bypass • reg  LOAD_VALUE  Ram  O0-3f  O  Value to load in the accumulator (1< <n) (1<<n)="" accumulator="" activation="" bool="" bypass="" configuration="" der_sub="" f="" fire="" in="" load="" m18x18p36="" m18x19="" m18x19_combined="" m27x27="" m9x9="" mode="" multiplication="" mux="" of="" oreg_ctrl="" par-="" pread-="" preader="" preload_inv="" reg="" sub="" sub_inv="" substraction="" td="" the="" tial_reconfig_en="" to="" todo="" todo<="" topical="" topo="" uff="" value="" wux="" •=""><td>73.7</td><td></td><td></td><td></td><td></td><td>mon o</td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 73.7          |          |       |                            |         | mon o                |
| LOAD_VALUE  Ram  O0-3f  O  Value to load in the accumulator (1< <n) (1<<n)="" accumulator="" activation="" bool="" bypass="" der_en="" der_sub="" f="" in="" load="" m18x18p36="" m18x19="" m18x19_combined="" m27x27="" m9x9="" mode="" mux="" oreg_ctrl="" par-="" pread-="" preadder="" preload_inv="" reg="" substraction="" td="" the="" tial_reconfig_en="" to="" todo="" todo<="" value="" vf="" •=""><td></td><td></td><td>Mux</td><td></td><td>bypass</td><td>TODO</td></n)>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               |          | Mux   |                            | bypass  | TODO                 |
| COAD_VALUE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | REG_CTRL_BZ   |          |       | <ul> <li>bypass</li> </ul> |         |                      |
| COAD_VALUE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |          |       | • reg                      |         |                      |
| MODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |               |          |       |                            |         |                      |
| MODE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | LOAD VALUE    |          | Ram   | 00-3f                      | 0       | Value to load in     |
| Mux                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | Zonz_mzez     |          |       | 0001                       |         |                      |
| MODE         Mux         • m9x9<br>• m18x19<br>• m27x27<br>• m18x19_combined         Multiplication configuration           OREG_CTRL         Mux         • bypass<br>• reg         TODO           PAR-<br>TIAL_RECONFIG_EN         Bool         t/f         f         TODO           PREAD-<br>DER_EN         Bool         t/f         f         Preadder activation           PREAD-<br>DER_SUB         Bool         t/f         f         Preadder substraction mode           PRELOAD_INV         Bool         t/f         f         TODO           SUB_INV         Bool         t/f         f         TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |               |          |       |                            |         |                      |
| OREG_CTRL  Mux  bypass reg  PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  PREAD- DER_SUB  PREAD- DER_SUB  PRELOAD_INV  Bool  Vf  Mux  Mux  bypass  toniguration  m18x19_combined  toniguration  m18x18p36  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MODE          |          | 3.6   |                            | 10.10   |                      |
| • m18x19   • m27x27   • m18x19_combined   • m18x18p36                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | MODE          |          | Mux   |                            | m18x19  |                      |
| OREG_CTRL  Mux  bypass  reg  PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  Bool PREAD- DER_SUB PREAD- DER_SUB PRELOAD_INV Bool  bypass  reg  TODO  TIAL_RECONFIG_EN  TODO  TIAL_RECONFIG_EN  TODO  TIAL_RECONFIG_EN  TODO  TIAL_RECONFIG_EN  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               |          |       |                            |         | configuration        |
| OREG_CTRL  Mux  bypass  reg  PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  Bool PREAD- DER_SUB PREAD- DER_SUB PRELOAD_INV Bool Uff f TODO  TIAL  ### And the preader substraction mode PRELOAD_INV Bool Uff f TODO  ### TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |          |       | • m18x19                   |         |                      |
| OREG_CTRL  Mux  bypass  reg  PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  PREAD- DER_SUB PREAD- DER_SUB PRELOAD_INV  Bool  bypass  to  to  to  m18x19_combined  m18x18p36  bypass  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |               |          |       | • m27x27                   |         |                      |
| OREG_CTRL  Mux  bypass  reg  PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  Bool PREAD- DER_SUB PRELOAD_INV Bool Vf F F F Bool F F F F F F F F F F F F F F F F F F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               |          |       | •                          |         |                      |
| OREG_CTRL  Mux  bypass  reg  PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  Bool PREAD- DER_SUB PRELOAD_INV Bool Vf F F F Bool F F F F F F F F F F F F F F F F F F                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |               |          |       | m18v10 c                   | ombined |                      |
| OREG_CTRL  Mux  • bypass • reg  PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  Bool PREAD- DER_SUB PRELOAD_INV Bool  bypass  • t/f  f  TODO  TODO  TIAL_RECONFIG_EN  F readder activation  f Preadder substraction mode  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |          |       | III10X19_C                 | omonica |                      |
| OREG_CTRL  Mux  • bypass • reg  PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  Bool PREAD- DER_SUB PRELOAD_INV Bool  bypass  • t/f  f  TODO  TODO  TIAL_RECONFIG_EN  F readder activation  f Preadder substraction mode  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |          |       | 10 10 2                    |         |                      |
| PAR- TIAL_RECONFIG_EN  Bool  PREAD- DER_EN  Bool  t/f  f  Preadder activation  PREAD- DER_SUB  PRELOAD_INV  Bool  t/f  F  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               |          |       | m18x18p3                   | o       |                      |
| PAR- TIAL_RECONFIG_EN  Bool  PREAD- DER_EN  Bool  t/f  f  Preadder activation  PREAD- DER_SUB  PRELOAD_INV  Bool  t/f  F  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |               |          |       |                            |         |                      |
| PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  Bool t/f f f Preadder activation  PREAD- DER_SUB PRELOAD_INV Bool t/f f f TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | OREG_CTRL     |          | Mux   |                            | bypass  | TODO                 |
| PAR- TIAL_RECONFIG_EN  PREAD- DER_EN  Bool t/f f f Preadder activation  PREAD- DER_SUB PRELOAD_INV Bool t/f f f TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |          |       | • bypass                   |         |                      |
| PAR- TIAL_RECONFIG_EN  Bool t/f f TODO  PREAD- DER_EN  Bool t/f f Preadder activation  PREAD- DER_SUB  PRELOAD_INV  Bool t/f f TODO  SUB_INV  Bool t/f f TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |               |          |       |                            |         |                      |
| TIAL_RECONFIG_EN  PREAD- DER_EN  Bool t/f f Preadder activation  PREAD- DER_SUB Bool PRELOAD_INV Bool t/f f TODO  SUB_INV  Bool TIAL_RECONFIG_EN  Bool t/f f TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |          |       | 8                          |         |                      |
| TIAL_RECONFIG_EN  PREAD- DER_EN  Bool t/f f Preadder activation  PREAD- DER_SUB Bool PRELOAD_INV Bool t/f f TODO  SUB_INV  Bool TIAL_RECONFIG_EN  Bool t/f f TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | PAR_          |          | Roo1  | t/f                        | f       | TODO                 |
| PREAD-<br>DER_ENBoolt/ffPreadder activationPREAD-<br>DER_SUBBoolt/ffPreadder substraction modePRELOAD_INVBoolt/ffTODOSUB_INVBoolt/ffTODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |               | CEN      | Door  | U1                         | 1       | 1000                 |
| DER_EN  PREAD- DER_SUB  PRELOAD_INV  Bool  t/f  f  Preadder sub- straction mode  t/f  f  TODO  SUB_INV  bion  f  TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |               | U_EN     | D 1   | . 10                       | 6       | D 11                 |
| PREAD-<br>DER_SUBBoolt/ffPreadder sub-<br>straction modePRELOAD_INVBoolt/ffTODOSUB_INVBoolt/ffTODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |               |          | Bool  | t/t                        | 1       |                      |
| DER_SUBstraction modePRELOAD_INVBoolt/ffTODOSUB_INVBoolt/ffTODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | DER_EN        |          |       |                            |         |                      |
| DER_SUBstraction modePRELOAD_INVBoolt/ffTODOSUB_INVBoolt/ffTODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | PREAD-        |          | Bool  | t/f                        | f       | Preadder sub-        |
| PRELOAD_INVBoolt/ffTODOSUB_INVBoolt/ffTODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |               |          |       |                            |         |                      |
| SUB_INV Bool t/f f TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |               |          | Boo1  | t/f                        | f       |                      |
| _                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |               |          |       |                            | 1       |                      |
| !                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 200_114       |          | DOOL  | U1                         |         | ntinues on nevt nage |

Table 2 – continued from previous page

| Name         | Instance | Туре | Values  | Default | Documenta-        |
|--------------|----------|------|---------|---------|-------------------|
|              |          |      |         |         | tion              |
| SYS-         |          | Bool | t/f     | f       | TODO              |
| TOLIC_REG_EN | 4        |      |         |         |                   |
| COEF_A       | 0-7      | Ram  | 18 bits | 0       | Low 18 bits of    |
|              |          |      |         |         | the A multiplier  |
|              |          |      |         |         | coefficients      |
| COEF_B       | 0-7      | Ram  | 18 bits | 0       | High 9 bits of A  |
|              |          |      |         |         | or 18 bits of B   |
|              |          |      |         |         | multiplier coef-  |
|              |          |      |         |         | ficients          |
| DATA_INV     | 0-11     | Ram  | 000-1ff | 0       | Per-bit inversion |
|              |          |      |         |         | of DATA_IN.       |
|              |          |      |         |         | Unconnected       |
|              |          |      |         |         | inputs default as |
|              |          |      |         |         | 1 and should be   |
|              |          |      |         |         | inverted to get a |
|              |          |      |         |         | 0.                |

| Port Name | In-    | Port bits                 | Route no | ode | In-    | Documentation             |
|-----------|--------|---------------------------|----------|-----|--------|---------------------------|
|           | stance |                           | type     |     | verter |                           |
| ACCUMU-   |        |                           | GOUT     |     | i      | TODO                      |
| LATE      |        |                           |          |     |        |                           |
| ACLR      |        | 2-3                       | GOUT     |     | i      | Asynchronous clear inputs |
| ACLR      |        | 0-1                       | TCLK     |     | i      | Asynchronous clear inputs |
| CLKIN     |        | 3-5                       | GOUT     |     | i      | Clock inputs              |
| CLKIN     |        | 0-2                       | TCLK     |     | i      | Clock inputs              |
| DATAIN    | 0-11   | 0-8                       | GOUT     |     | i      | The 12 9-bit data input   |
|           |        |                           |          |     |        | blocks                    |
| ENABLE    |        | 0-2                       | GOUT     |     | i      | Clock enable inputs       |
| LOADCONST |        |                           | GOUT     |     | i      | TODO                      |
| NEGATE    |        |                           | GOUT     |     | i      | TODO                      |
| RESULT    |        | 0-73                      | GIN      |     | i      | Final multiplication out- |
|           |        |                           |          |     |        | put                       |
| SUB       |        |                           | GOUT     |     | i      | TODO                      |
| UNK_IN    |        | 30-31, 62-63, 94-95, 126- | GOUT     |     | i      | TODO                      |
|           |        | 127                       |          |     |        |                           |

### 2.2.4 M10K

The M10K blocks provide 10240 (256\*40) bits of dual-ported rom or ram.

TODO: everything, GOUT/GIN/DCMUX mapping is done

| Name        | Instance | Type | Values | Default | Documenta- |
|-------------|----------|------|--------|---------|------------|
|             |          |      |        |         | tion       |
| A_ADDCLR_EN |          | Bool | t/f    | f       | TODO       |
| A_DATA_FLOW | _THRU    | Bool | t/f    | f       | TODO       |

Table 3 – continued from previous page

| Name Instanc                  | e Type     | Values       | Default | Documenta-<br>tion |
|-------------------------------|------------|--------------|---------|--------------------|
| A DATEA MIDTER                | N.T.       |              | 40      |                    |
| A_DATA_WIDTH                  | Num        | 1.0          | 40      | TODO               |
|                               |            | • 1-2        |         |                    |
|                               |            | • 5          |         |                    |
|                               |            | • 10         |         |                    |
|                               |            | • 20         |         |                    |
|                               |            | • 40         |         |                    |
| A_DMY_PWDWN                   | Ram        | 0-f          | 6       | TODO               |
| A_FAST_READ                   | Bool       | t/f          | f       | TODO               |
| A_FAST_WRITE                  | Mux        |              | off     | TODO               |
|                               |            | • off        |         |                    |
|                               |            | • fast       |         |                    |
|                               |            | • slow       |         |                    |
|                               |            |              |         |                    |
| A_OUTCLR_EN                   | Mux        |              | off     | TODO               |
|                               |            | • off        |         |                    |
|                               |            | • reg        |         |                    |
|                               |            | • lat        |         |                    |
| A_OUTEN_DELAY                 | Ram        | 0-7          | 1       | TODO               |
| A_OUTEN_PUL\$E                | Ram        | 0-3          | 3       | TODO               |
| A_OUTPUT_SEL                  | Mux        |              | async   | TODO               |
|                               |            | • async      |         |                    |
|                               |            | • reg        |         |                    |
| A CAEN DELAY                  |            | 0.7          |         | TODO               |
| A_SAEN_DELAY                  | Ram        | 0-7          | 0       | TODO               |
| A_SA_WREN_DELAY               | Ram        | 0-3<br>0-3   | 0       | TODO<br>TODO       |
| A_WL_DELAY                    | Ram<br>Ram | 0-3<br>00-1f | 06      | TODO               |
| A_WR_TIMER_PULSE<br>BIST_MODE | Bool       | t/f          | f       | TODO               |
| BOT_1_ADDCLR_SEL              | Num        | V1           | 0       | TODO               |
| BO1_1_ADDCLK_SEL              | Num        | • 0-1        | 0       | 1000               |
|                               |            | • 0-1        |         |                    |
| BOT_1_CORECLK_SEL             | Num        |              | 0       | TODO               |
|                               | 1 (0111    | • 0-1        |         | 1020               |
|                               |            |              |         |                    |
| BOT_1_INCLK_\$EL              | Num        |              | 0       | TODO               |
|                               |            | • 0-1        |         |                    |
|                               |            |              |         |                    |
| BOT_1_OUTCLK_SEL              | Num        |              | 0       | TODO               |
|                               |            | • 0-1        |         |                    |
| DOE 1 OFFICE & CE.            |            |              |         | TOPO               |
| BOT_1_OUTCLR_SEL              | Num        | 0.1          | 0       | TODO               |
|                               |            | • 0-1        |         |                    |
| BOT_CE0_INV                   | Bool       | t/f          | f       | TODO               |
| BOT_CE0_SEL                   | Num        |              | 0       | TODO               |
|                               |            | • 0-1        |         |                    |
|                               |            | 1            |         |                    |

Table 3 – continued from previous page

| Name         | Instance  | Type Type | Values                               | Default | Documenta-       |
|--------------|-----------|-----------|--------------------------------------|---------|------------------|
|              | IIIStance |           |                                      |         | tion             |
| BOT_CE1_INV  |           | Bool      | t/f                                  | f       | TODO             |
| BOT_CE1_SEL  |           | Num       | • 0-1                                | 0       | TODO             |
| BOT_CLK_INV  |           | Bool      | t/f                                  | f       | TODO             |
| BOT_CLK_SEL  |           | Num       | • 0-1                                | 0       | TODO             |
| BOT_CLR_INV  |           | Bool      | t/f                                  | f       | TODO             |
| BOT_CLR_SEL  |           | Num       | • 0-1                                | 0       | TODO             |
| BOT_CORECLK  | SEL       | Num       | • 0-2                                | 0       | TODO             |
| BOT_INCLK_SE | EL.       | Num       | • 0-2                                | 0       | TODO             |
| BOT_OUTCLK_  | SEL       | Num       | • 0-1                                | 0       | TODO             |
| BOT_R_INV    |           | Bool      | t/f                                  | f       | TODO             |
| BOT_R_SEL    |           | Num       | • 0-2                                | 0       | TODO             |
| BOT_W_INV    |           | Bool      | t/f                                  | f       | TODO             |
| BOT_W_SEL    |           | Num       | • 0-2                                | 0       | TODO             |
| B_ADDCLR_EN  | I         | Bool      | t/f                                  | f       | TODO             |
| B_DATA_FLOW  |           | Bool      | t/f                                  | f       | TODO             |
| B_DATA_WIDT  |           | Num       | • 1-2<br>• 5<br>• 10<br>• 20<br>• 40 | 1       | TODO             |
| B_DMY_DELAY  |           | Ram       | 0-3                                  | 1       | TODO             |
| B_DMY_DELAY  |           | Ram       | 0-3                                  | 1       | TODO             |
| B_DMY_PWDW   |           | Ram       | 0-f                                  | 6       | TODO             |
| B_FAST_READ  |           | Bool      | t/f                                  | f       | TODO             |
| B_FAST_WRITE |           | Mux       | • off<br>• fast<br>• slow            | off     | TODO             |
|              |           |           |                                      |         | ioc on novt page |

Table 3 – continued from previous page

| Name                       | Instance | Type          | Values                              | Default | Documenta- |
|----------------------------|----------|---------------|-------------------------------------|---------|------------|
| D OTTOGED EX               |          | 24            |                                     | g       | tion       |
| B_OUTCLR_EN                |          | Mux           | or.                                 | off     | TODO       |
|                            |          |               | • off                               |         |            |
|                            |          |               | • reg                               |         |            |
|                            |          |               | • lat                               |         |            |
| B_OUTEN_DEL                | AY       | Ram           | 0-7                                 | 1       | TODO       |
| B_OUTEN_PULS               |          | Ram           | 0-3                                 | 3       | TODO       |
| B OUTPUT SEL               |          | Mux           |                                     | async   | TODO       |
| _                          |          |               | <ul><li>async</li><li>reg</li></ul> |         |            |
| B_SAEN_DELAY               | 7        | Ram           | 0-7                                 | 0       | TODO       |
| B_SA_WREN_D                |          | Ram           | 0-3                                 | 0       | TODO       |
| B_WL_DELAY                 | LLN1     | Ram           | 0-3                                 | 1       | TODO       |
| B_WR_TIMER_F               | DIII SE  | Ram           | 0-3<br>00-1f                        | 06      | TODO       |
| DIS-                       | OLOL     | Bool          | t/f                                 | t       | TODO       |
| ABLE_UNUSED                |          | Bool          | V1                                  | · ·     | 1000       |
| ITG_LFSR                   |          | Bool          | t/f                                 | f       | TODO       |
| PACK_MODE                  |          | Bool          | t/f                                 | f       | TODO       |
| PR_EN                      |          | Bool          | t/f                                 | f       | TODO       |
| TDF_ATPG                   |          | Bool          | t/f                                 | f       | TODO       |
| TEST_MODE_O                | FF       | Bool          | t/f                                 | t       | TODO       |
| TOP_ADDCLR_S               |          | Num           |                                     | 0       | TODO       |
|                            |          |               | • 0-1                               |         |            |
| TOP_CE0_INV                |          | Bool          | t/f                                 | f       | TODO       |
| TOP_CE0_SEL                |          | Num           |                                     | 0       | TODO       |
|                            |          |               | • 0-1                               |         |            |
| TOP_CE1_INV                |          | Bool          | t/f                                 | f       | TODO       |
| TOP_CE1_SEL                |          | Num           |                                     | 0       | TODO       |
|                            |          |               | • 0-1                               |         |            |
| TOP_CLK_INV                |          | Bool          | t/f                                 | f       | TODO       |
| TOP_CLK_SEL                |          | Num           |                                     | 0       | TODO       |
|                            |          |               | • 0-1                               |         |            |
|                            |          | +             | t/f                                 | f       | TODO       |
| TOP_CLR_INV                |          | Bool          | U1                                  |         |            |
| TOP_CLR_INV<br>TOP_CLR_SEL |          | Bool<br>  Num | U1                                  | 0       | TODO       |
|                            |          |               | • 0-1                               | 0       | TODO       |
|                            | SEL      |               |                                     | 0       | TODO       |
| TOP_CLR_SEL                | _SEL     | Num           |                                     |         |            |
| TOP_CLR_SEL  TOP_CORECLK   |          | Num           | • 0-1                               |         |            |
| TOP_CLR_SEL                |          | Num           | • 0-1                               | 0       | TODO       |

Table 3 – continued from previous page

| Name         | Instance | Туре | Values  | Default | Documenta- |
|--------------|----------|------|---------|---------|------------|
|              |          |      |         |         | tion       |
| TOP_OUTCLK_  | \$EL     | Num  |         | 0       | TODO       |
|              |          |      | • 0-1   |         |            |
|              |          |      |         |         |            |
| TOP_OUTCLR_  | \$EL     | Num  |         | 0       | TODO       |
|              |          |      | • 0-1   |         |            |
| TOD D DIV    |          | D 1  | . 10    | 6       | TODO       |
| TOP_R_INV    |          | Bool | t/f     | f       | TODO       |
| TOP_R_SEL    |          | Num  |         | 0       | TODO       |
|              |          |      | • 0-2   |         |            |
|              |          |      |         |         |            |
| TOP_W_INV    |          | Bool | t/f     | f       | TODO       |
| TOP_W_SEL    |          | Num  |         | 0       | TODO       |
|              |          |      | • 0-2   |         |            |
|              |          |      |         |         |            |
| TRUE_DUAL_PO | )RT      | Bool | t/f     | f       | TODO       |
| RAM          | 0-255    | Ram  | 40 bits | 0       | TODO       |

| Port Name  | In-    | Port | Route | node | In-    | Documentation                            |
|------------|--------|------|-------|------|--------|------------------------------------------|
|            | stance | bits | type  |      | verter |                                          |
| ACLR       |        | 0-1  | GOUT  |      | i      | Asynchronous clear                       |
| ADDRA      |        | 0-11 | GOUT  |      | i      | Address for port A                       |
| ADDRB      |        | 0-11 | GOUT  |      | i      | Address for port B                       |
| ADDRSTALLA |        |      | GOUT  |      | i      | Lock address on port A                   |
| ADDRSTALLB |        |      | GOUT  |      | i      | Lock address on port B                   |
| BYTEEN-    |        | 0-1  | GOUT  |      | i      | Write enables for the two halves of port |
| ABLEA      |        |      |       |      |        | A                                        |
| BYTEEN-    |        | 0-1  | GOUT  |      | i      | Write enables for the two halves of port |
| ABLEB      |        |      |       |      |        | В                                        |
| CLKIN      |        | 6-7  | GOUT  |      | i      | Clock inputs, only 0-1 and 6-7 used      |
| CLKIN      |        | 0-5  | TCLK  |      | i      | Clock inputs, only 0-1 and 6-7 used      |
| DATAAIN    |        | 0-19 | GOUT  |      | i      | Input data for port A                    |
| DATAAOUT   |        | 0-19 | GIN   |      | i      | Output data for port A                   |
| DATABIN    |        | 0-19 | GOUT  |      | i      | Input data for port B                    |
| DATABOUT   |        | 0-19 | GIN   |      | i      | Output data for port A                   |
| ENABLE     |        | 0-3  | GOUT  |      | i      | Clock enables                            |
| RDEN       |        | 0-1  | GOUT  |      | i      | Read enables                             |
| WREN       |        | 0-1  | GOUT  |      | i      | Write enables                            |

# 2.3 Peripheral logic blocks

### 2.3.1 GPIO

The GPIO blocks connect the FPGA with the exterior through the package pins. Each block controls 4 pads, which are connected to up to 4 pins.

TODO: everything, GOUT/GIN/DCMUX mapping is done

| Name                    | Instance             | Туре | Values                                                                                                | Default  | Documenta-<br>tion |
|-------------------------|----------------------|------|-------------------------------------------------------------------------------------------------------|----------|--------------------|
| IOCSR_STD               | 0-3                  | Mux  | <ul><li>nvr_high</li><li>nvr_low</li><li>vr</li><li>dis</li></ul>                                     | nvr_high | TODO               |
| OUT-                    | 0-3<br>YCLE_DELAY_FA | Bool | t/f                                                                                                   | f        | TODO               |
| OUT-                    | 0-3<br>YCLE_DELAY_PS | Num  | • 0<br>• 50<br>• 100<br>• 150                                                                         | 0        | TODO               |
| OUT-                    | 0-3<br>YCLE_DELAY_R  | Bool | t/f                                                                                                   | f        | TODO               |
| PLL_SELECT              | 0-3                  | Mux  | • codin<br>• pll                                                                                      | codin    | TODO               |
| SLEW_RATE_S             | SI CONS              | Bool | t/f                                                                                                   | f        | TODO               |
| TERMINA-<br>TION_CONTRO | 0-3                  | Mux  | • regio<br>• rupdn                                                                                    | regio    | TODO               |
| TERMINA-<br>TION_CONTRO | 0-3<br>OL SHIFT      | Bool | t/f                                                                                                   | f        | TODO               |
| TERMINA-<br>TION_MODE   | 0-3                  | Mux  | <ul> <li>pds</li> <li>rs_static</li> <li>rt_pds_dyn</li> <li>rt_rs_dyna</li> <li>rt_static</li> </ul> |          | TODO               |
| USE_BUS_HOL             | LD 0-3               | Bool | t/f                                                                                                   | f        | TODO               |
| USE_OPEN_DR             |                      | Bool | t/f                                                                                                   | f        | TODO               |
| USE_PCI_DIOD            |                      | Bool | t/f                                                                                                   | f        | TODO               |
| USE_WEAK_PU             |                      | Bool | t/f                                                                                                   |          | TODO               |
| DRIVE_STREN             | GT0H3                | Mux  | • off • prog_gnd • prog_pwr • lvds_1r • lvds_3r • v3p0_pci_ • v3p0_lvttl                              | _4ma     | TODO               |
|                         |                      |      | v3p0_lvttl                                                                                            |          |                    |
| 2.3. Peripheral         | logic blocks         |      | v3p0_lvttl_  v3p3_lvttl_                                                                              |          | 23                 |
|                         |                      |      | v3n0 lyen                                                                                             | nos 4ma  |                    |

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| ACLR      | 0-3      |           | GOUT            | p        | TODO          |
| BSLIPMAX  | 0-3      |           | GIN             | i        | TODO          |
| CEIN      | 0-3      |           | GOUT            | p        | TODO          |
| CEOUT     | 0-3      |           | GOUT            | p        | TODO          |
| CLKIN_IN  | 0-3      | 0-1       | DCMUX           | p        | TODO          |
| CLKIN_OUT | 0-3      | 0-1       | DCMUX           | p        | TODO          |
| DATAIN    | 0-3      | 0-3       | GOUT            | p        | TODO          |
| DATAOUT   | 0-3      | 0-4       | GIN             | i        | TODO          |
| OEIN      | 0-3      | 0-1       | GOUT            | p        | TODO          |
| SCLR      | 0-3      |           | GOUT            | p        | TODO          |

| Port Name | Instance | Port bits | Dir | Remote port           | Documentation                                 |
|-----------|----------|-----------|-----|-----------------------|-----------------------------------------------|
| ACLR      | 0-3      |           | <   | HMC:PHYDDIOADDRACLR   | TODO                                          |
| ACLR      | 1        |           | <   | HMC:PHYDDIOBAACLR     | TODO                                          |
| ACLR      | 2        |           | <   | HMC:PHYDDIOCASNACLR   | TODO                                          |
| ACLR      | 2-3      |           | <   | HMC:PHYDDIOCKEACLR    | TODO                                          |
| ACLR      | 0-1      |           | <   | HMC:PHYDDIOCSNACLR    | TODO                                          |
| ACLR      | 2-3      |           | <   | HMC:PHYDDIOODTACLR    | TODO                                          |
| ACLR      | 3        |           | <   | HMC:PHYDDIORASNACLR   | TODO                                          |
| ACLR      | 2        |           | <   | HMC:PHYDDIORESETNACLR | TODO                                          |
| ACLR      | 2        |           | <   | HMC:PHYDDIOWENACLR    | TODO                                          |
| COMBOUT   | 0        |           | >   | CMUXCR:CLKPIN         | Raising-edge clock pin to clock mux           |
| COMBOUT   | 1        |           | >   | CMUXCR:NCLKPIN        | Falling-edge clock pin to clock mux           |
| COMBOUT   | 0        |           | >   | CMUXHG:CLKPIN         | Raising-edge clock pin to clock mux           |
| COMBOUT   | 1        |           | >   | CMUXHG:NCLKPIN        | Falling-edge clock pin to clock mux           |
| COMBOUT   | 0        |           | >   | CMUXHR:CLKPIN         | Raising-edge clock pin to clock mux           |
| COMBOUT   | 1        |           | >   | CMUXHR:NCLKPIN        | Falling-edge clock pin to clock mux           |
| COMBOUT   | 0        |           | >   | CMUXVG:CLKPIN         | Raising-edge clock pin to clock mux           |
| COMBOUT   | 1        |           | >   | CMUXVG:NCLKPIN        | Falling-edge clock pin to clock mux           |
| COMBOUT   | 0        |           | >   | CMUXVR:CLKPIN         | Raising-edge clock pin to clock mux           |
| COMBOUT   | 1        |           | >   | CMUXVR:NCLKPIN        | Falling-edge clock pin to clock mux           |
| COMBOUT   | 0        |           | >   | FPLL:CLKIN            | Raising-edge or differential clock pin to pll |
| COMBOUT   | 2        |           | >   | FPLL:ZDB_IN           | Zero-delay buffer pin to pll                  |
| DATAIN    | 0-3      | 0-3       | <   | HMC:PHYDDIOADDRDOUT   | TODO                                          |
| DATAIN    | 0-2      | 0-3       | <   | HMC:PHYDDIOBADOUT     | TODO                                          |
| DATAIN    | 2        | 0-3       | <   | HMC:PHYDDIOCASNDOUT   | TODO                                          |
| DATAIN    | 0        | 0-3       | <   | HMC:PHYDDIOCKDOUT     | TODO                                          |
| DATAIN    | 2-3      | 0-3       | <   | HMC:PHYDDIOCKEDOUT    | TODO                                          |
| DATAIN    | 1        | 0-3       | <   | HMC:PHYDDIOCKNDOUT    | TODO                                          |
| DATAIN    | 0-1      | 0-3       | <   | HMC:PHYDDIOCSNDOUT    | TODO                                          |
| DATAIN    | 2        | 0-3       | <   | HMC:PHYDDIODMDOUT     | TODO                                          |
| DATAIN    | 0-3      | 0-3       | <   | HMC:PHYDDIODQDOUT     | TODO                                          |
| DATAIN    | 1        | 0-3       | <   | HMC:PHYDDIODQSBDOUT   | TODO                                          |
| DATAIN    | 0        | 0-3       | <   | HMC:PHYDDIODQSDOUT    | TODO                                          |
| DATAIN    | 2-3      | 0-3       | <   | HMC:PHYDDIOODTDOUT    | TODO                                          |
| DATAIN    | 3        | 0-3       | <   | HMC:PHYDDIORASNDOUT   | TODO                                          |
| DATAIN    | 2        | 0-3       | <   | HMC:PHYDDIORESETNDOUT | TODO                                          |
| DATAIN    | 2        | 0-3       | <   | HMC:PHYDDIOWENDOUT    | TODO                                          |
| DATAOUT   | 0-3      | 0-3       | >   | HMC:DDIOPHYDQDIN      | TODO                                          |

Table 4 – continued from previous page

| Port Name | Instance | Port bits | Dir | Remote port       | Documentation |
|-----------|----------|-----------|-----|-------------------|---------------|
| OEIN      | 0-3      | 0-1       | <   | HMC:PHYDDIODQOE   | TODO          |
| OEIN      | 1        | 0-1       | <   | HMC:PHYDDIODQSBOE | TODO          |
| OEIN      | 0        | 0-1       | <   | HMC:PHYDDIODQSOE  | TODO          |
| PLLDIN    | 3        |           | <   | FPLL:EXTCLK       | TODO          |

### 2.3.2 DQS16

The DQS16 blocks handle differential signaling protocols. Each supervises 4 GPIO blocks for a total of 16 signals, hence their name.

TODO: everything

| Name                | Instance       | Туре            | Values                                       | Default   | Documenta-<br>tion |
|---------------------|----------------|-----------------|----------------------------------------------|-----------|--------------------|
| ADDR DOC DE         | LAY_CHAIN_LEN  | TOTELL.         | 0-3                                          | 0         | TODO               |
|                     | LAY_CHAIN_LEN  |                 | 0-3                                          |           |                    |
| DE-<br>LAY_CHAIN_CO | NTROL_INPUT    | Mux             | • dll1in<br>• dll2in<br>• core_in<br>• sel_0 | dll1in    | TODO               |
| DE-                 |                | Bool            | t/f                                          | f         | TODO               |
|                     | TCHES_BYPASS   |                 | , <del>,</del> ,                             |           |                    |
|                     | NOVRD_REG_EN   | Bool            | t/f                                          | f         | TODO               |
|                     | NOVRD_TDF_EN   | Bool            | t/f                                          | f         | TODO               |
| DQS_BUS_WID         |                | Num             |                                              | 8         | TODO               |
|                     |                |                 | • 0<br>• 8<br>• 16<br>• 32                   |           |                    |
| DQS_DELAY_C         | HAIN_PWDOWN_   | DBTo_DEF_DIS    | t/f                                          | t         | TODO               |
| DQS_DELAY_C         | HAIN_PWDOWN_   | DBSolDEF_DIS    | t/f                                          | f         | TODO               |
| DQS_DELAY_C         | HAIN_RB_ADDI_I | E <b>NB</b> ool | t/f                                          | f         | TODO               |
| DQS_DELAY_C         | HAIN_RB_CO     | Ram             | 0-3                                          | 3         | TODO               |
| DQS_DELAY_C         | HAIN_TWO_DLY_  | E <b>B</b> lool | t/f                                          | t         | TODO               |
| DQS_ENABLE_S        | \$EL           | Mux             | combi_pst pst pst ht_pst pst_ena             | combi_pst | TODO               |
| DQS_PHASE_TI        | ANSFER_NEG_E   | NBool           | t/f                                          | f         | TODO               |
| DQS_POSTAMB         |                | Bool            | t/f                                          | f         | TODO               |
| DQS_POSTAMB         | LE_NEJ_SEL     | Mux             | • cff<br>• ip_sc                             | cff       | TODO               |
|                     | ı              | l               | I.                                           |           | loo on poyt pogo   |

Table 5 – continued from previous page

|               |               | ole 5 – continued | I from previous pa            | •          |                    |
|---------------|---------------|-------------------|-------------------------------|------------|--------------------|
| Name          | Instance      | Туре              | Values                        | Default    | Documenta-<br>tion |
| DQS_PWR_SVG   | EN            | Bool              | t/f                           | t          | TODO               |
| HR_CLK_PST_II |               | Bool              | t/f                           | t          | TODO               |
| HR_CLK_PST_S  |               | Mux               | UI                            | seq_hr_clk | TODO               |
| IIK_CLK_ISI_S | LL            | WIUX              |                               | scq_m_cik  | 1000               |
|               |               |                   | dqs_clkout                    |            |                    |
|               |               |                   | uqs_cikout                    |            |                    |
|               |               |                   | sag br alls                   |            |                    |
|               |               |                   | seq_hr_clk                    |            |                    |
| DCT DOC CLV   | INV_PHASE_INV | Dool              | t/f                           | f          | TODO               |
|               |               |                   | V1                            | cff        | TODO               |
| PSI_DQS_CLK_  | INV_PHASE_SEL | Mux               |                               | CII        | 1000               |
|               |               |                   | • cff                         |            |                    |
|               |               |                   | • ip_sc                       |            |                    |
| DCT DOC DELA  | V CHAIN LENCT | CIII) ama         | 0-3                           | 0          | TODO               |
| PST_USE_PHAS  | Y_CHAIN_LENG  | Bool              | t/f                           | f          | TODO               |
|               |               |                   |                               |            |                    |
| RBT_BYPASS_V  |               | Ram               | 0-1                           | 0          | TODO               |
| RBT_NEJ_OCT_  | . – .         | Bool              | t/f                           | f          | TODO               |
| RB_2X_CLK_DC  | _             | Bool              | t/f                           | f          | TODO               |
| RB_2X_CLK_DC  | _             | Bool              | t/f                           | f          | TODO               |
| RB_2X_CLK_OC  |               | Bool              | t/f                           | f          | TODO               |
| RB_2X_CLK_OC  |               | Bool              | t/f                           | f          | TODO               |
| RB_ACLR_LFIF  |               | Bool              | t/f                           | f          | TODO               |
| RB_ACLR_PST_  |               | Bool              | t/f                           | f          | TODO               |
| RB_BYP_OCT_S  | EL            | Mux               |                               | bypass_val | TODO               |
|               |               |                   | • combi                       |            |                    |
|               |               |                   | • reg                         |            |                    |
|               |               |                   | • reg_2x                      |            |                    |
|               |               |                   | • by-                         |            |                    |
|               |               |                   | pass_val                      |            |                    |
|               |               |                   |                               |            |                    |
| RB_CLK_AC_EN  |               | Bool              | t/f                           | f          | TODO               |
| RB_CLK_AC_IN  |               | Bool              | t/f                           | t          | TODO               |
| RB_CLK_DQ_E   |               | Bool              | t/f                           | f          | TODO               |
| RB_CLK_HR_E   |               | Bool              | t/f                           | f          | TODO               |
| RB_CLK_OP_EN  | 1             | Bool              | t/f                           | f          | TODO               |
| RB_CLK_OP_SE  | L             | Mux               |                               | clk0       | TODO               |
|               |               |                   | • clk0                        |            |                    |
|               |               |                   | <ul> <li>delay_clk</li> </ul> |            |                    |
|               |               |                   |                               |            |                    |
| RB_CLK_PST_E  |               | Bool              | t/f                           | f          | TODO               |
| RB_FIFO_WEN_  |               | Bool              | t/f                           | f          | TODO               |
| RB_FR_CLK_OC  |               | Bool              | t/f                           | f          | TODO               |
| RB_FR_CLK_OC  | T_INV         | Bool              | t/f                           | f          | TODO               |
| RB_FR_CLK_OC  | T_SEL         | Mux               |                               | clk_out_1  | TODO               |
|               |               |                   | • clk_out_1                   |            |                    |
|               |               |                   | •                             |            |                    |
|               |               |                   | seq_hr_clk                    |            |                    |
|               |               |                   |                               |            |                    |
| RB_HR_BYPASS  | _CFF_EN       | Bool              | t/f                           | t          | TODO               |
| -             |               |                   |                               |            | ies on poyt page   |

Table 5 – continued from previous page

| Name Instance            | Type | d from previous pa | Default   | Documenta- |
|--------------------------|------|--------------------|-----------|------------|
| Traine motarioe          | Type | Values             | Boldan    | tion       |
| RB_HR_BYPASS_SEL_IPEN    | Mux  |                    | cff       | TODO       |
| RD_INC_DITAGO_SED_ITE.   | With | • cff              |           | 1000       |
|                          |      | • ip_sc            |           |            |
|                          |      | 1p_sc              |           |            |
| RB_HR_CLK_OCT_EN         | Bool | t/f                | f         | TODO       |
| RB_HR_CLK_OCT_INV        | Bool | t/f                | f         | TODO       |
| RB_HR_CLK_OCT_SEL        | Mux  |                    | clk_out_1 | TODO       |
|                          |      | • clk_out_1        |           |            |
|                          |      | •                  |           |            |
|                          |      | seq_hr_clk         |           |            |
|                          |      |                    |           |            |
| RB_LFIFO                 | Ram  | 32 bits            | 0         | TODO       |
| RB_LFIFO_BYPASS          | Bool | t/f                | t         | TODO       |
| RB_LFIFO_OCT_EN          | Bool | t/f                | t         | TODO       |
| RB_LFIFO_PHY_CLK_INV     | Bool | t/f                | f         | TODO       |
| RB_LFIFO_PHY_CLK_SEL     | Ram  | 0-1                | 0         | TODO       |
| RB_T11_GATING_SEL_CFF    | Ram  | 00-1f              | 0         | TODO       |
| RB_T11_GATING_SEL_IPEN   | Mux  |                    | cff       | TODO       |
|                          |      | • cff              |           |            |
|                          |      | • ip_sc            |           |            |
|                          |      |                    |           |            |
| RB_T11_UNGATING_SEL_CFF  | Ram  | 00-1f              | 0         | TODO       |
| RB_T11_UNGATING_SEL_IPEN | Mux  |                    | cff       | TODO       |
|                          |      | • cff              |           |            |
|                          |      | • ip_sc            |           |            |
|                          |      |                    |           |            |
| RB_T7_DQS_SEL_DQS_IPEN   | Mux  |                    | cff       | TODO       |
|                          |      | • cff              |           |            |
|                          |      | • ip_sc            |           |            |
|                          |      |                    |           |            |
| RB_T7_SEL_IREG_CFF_DELAY | Ram  | 00-1f              | 0         | TODO       |
| RB_T9_SEL_OCT_CFF        | Ram  | 00-1f              | 0         | TODO       |
| RB_T9_SEL_OCT_IPEN       | Mux  |                    | cff       | TODO       |
|                          |      | • cff              |           |            |
|                          |      | • ip_sc            |           |            |
|                          |      | 10                 |           |            |
| RB_VFIFO_EN              | Bool | t/f                | f         | TODO       |
| RDFT_ITG_XOR_EN          | Bool | t/f                | f         | TODO       |
| RX-                      | Ram  | 0-1                | 0         | TODO       |
| CLK_01_SEL               |      |                    |           |            |
| RX-                      | Ram  | 0-1                | 0         | TODO       |
| CLK_45_SEL               |      |                    |           |            |
| RX-                      | Ram  | 0-1                | 0         | TODO       |
| CLK_89_SEL               |      |                    |           |            |
|                          | _    |                    | L ()      | TODO       |
| RX-                      | Ram  | 0-1                | 0         | TODO       |
| RX-<br>CLK_CD_SEL        |      |                    |           |            |
| RX-                      | Ram  | 0-1                | 0         | TODO       |

Table 5 – continued from previous page

|                   |          |      | d from previous pa                                                        | •            | T                  |
|-------------------|----------|------|---------------------------------------------------------------------------|--------------|--------------------|
| Name              | Instance | Туре | Values                                                                    | Default      | Documenta-<br>tion |
| TX-               |          | Ram  | 0-1                                                                       | 0            | TODO               |
| CLK_67_SEL        |          | -    | 0.1                                                                       |              | mono               |
| TX-<br>CLK_AB_SEL |          | Ram  | 0-1                                                                       | 0            | TODO               |
| TX-               |          | Ram  | 0-1                                                                       | 0            | TODO               |
| CLK_EF_SEL        |          |      |                                                                           |              | 1020               |
| UP-               |          | Mux  |                                                                           | sel1         | TODO               |
| DATE_ENABLE_      | INPUT    |      | • sel1<br>• sel2<br>• core<br>• sel0                                      |              |                    |
| BITSLIP_CFG       | 0-15     | Num  | • 1-11                                                                    | 1            | TODO               |
| CE_OEREG_TIE      |          | Bool | t/f                                                                       | f            | TODO               |
| CE_OUTREG_TI      | EOFF_EN  | Bool | t/f                                                                       | f            | TODO               |
| DDIO_OE_EN        | 0-15     | Bool | t/f                                                                       | f            | TODO               |
| DQS_CLK_SEL       | 0-15     | Mux  |                                                                           | clkout0      | TODO               |
|                   |          |      | <ul><li>clkout0</li><li>dq_clk</li><li>dqs_clk</li><li>addr_clk</li></ul> |              |                    |
| FIFO_MODE_SE      | L0-15    | Mux  | • fifo_hr_mo                                                              | fifo_hr_mode | TODO               |
|                   |          |      | fifo_fr_mode                                                              | de           |                    |
|                   |          |      | des_bs_inp  des_io_inp                                                    | ut           |                    |
|                   |          |      | ser_output                                                                |              |                    |
| FIFO_RCLK_IPE     | N0-15    | Mux  | • cff                                                                     | cff          | TODO               |
|                   |          |      | • ip_sc                                                                   |              |                    |
| FIFO_RCLK_SEI     | L 0-15   | Mux  | • clkin1 • dqs_clk • seq_hr_clk • vcc                                     | vcc          | TODO               |
|                   |          |      | ,,,,                                                                      |              | ues on poyt page   |

Table 5 – continued from previous page

| Name         | Instance | Туре | Values       | Default    | Documenta- |
|--------------|----------|------|--------------|------------|------------|
|              |          |      |              |            | tion       |
| IN-          | 0-15     | Bool | t/f          | f          | TODO       |
| PUT_PATH_CE_ |          |      |              |            |            |
| IN-          | 0-15     | Mux  |              | sel_bypass | TODO       |
| PUT_REG0_SEL |          |      | •            |            |            |
|              |          |      | sel_bypass   |            |            |
|              |          |      | •            |            |            |
|              |          |      | sel_group_t  | fifo0      |            |
|              |          |      | •            |            |            |
|              |          |      | sel_cdatam:  | xin0       |            |
|              |          |      | •            |            |            |
|              |          |      | sel_cdatam:  | x1n5       |            |
| DY           | 0.17     | 3.6  |              | 1.1        | TODO       |
| IN-          | 0-15     | Mux  |              | sel_bypass | TODO       |
| PUT_REG1_SEL |          |      | sal bymass   |            |            |
|              |          |      | sel_bypass   |            |            |
|              |          |      | sel_group_t  | fifo1      |            |
|              |          |      | sci_group_i  |            |            |
|              |          |      | sel_cdatam:  | vin1       |            |
|              |          |      | •            |            |            |
|              |          |      | sel_cdatam:  | xin6       |            |
|              |          |      | 501_00000000 |            |            |
| IN-          | 0-15     | Mux  |              | sel_bypass | TODO       |
| PUT_REG2_SEL |          |      | •            | _ 71       |            |
|              |          |      | sel_bypass   |            |            |
|              |          |      | •            |            |            |
|              |          |      | sel_group_t  | fifo2      |            |
|              |          |      | •            |            |            |
|              |          |      | sel_cdatam:  | xin2       |            |
|              |          |      | •            |            |            |
|              |          |      | sel_cdatam:  | xin7       |            |
|              |          |      |              |            |            |
| IN-          | 0-15     | Mux  |              | sel_bypass | TODO       |
| PUT_REG3_SEL |          |      | •            |            |            |
|              |          |      | sel_bypass   |            |            |
|              |          |      | •            | C C - 2    |            |
|              |          |      | sel_group_t  | 1103       |            |
|              |          |      | gg1 adat=    | rin2       |            |
|              |          |      | sel_cdatam:  | XIIIS      |            |
|              |          |      | sel_cdatam:  | ving       |            |
|              |          |      | SCI_CUATAIII | A1110      |            |
|              |          |      |              |            |            |

Table 5 – continued from previous page

| Name                | Instance           | Type | Values                                   | Default       | Documenta-<br>tion |
|---------------------|--------------------|------|------------------------------------------|---------------|--------------------|
| IN-<br>PUT_REG4_SEL | 0-15               | Mux  | •                                        | sel_bypass    | TODO               |
| 101_111101_012      |                    |      | sel_bypass                               |               |                    |
|                     |                    |      | sel_locked_                              | dpa           |                    |
|                     |                    |      | sel_cdatam                               | xin4          |                    |
|                     |                    |      | sel_cdatam                               | xin9          |                    |
| IN-                 | 0-15               | Ram  | 0-1                                      | 0             | TODO               |
| REG_POWER_U         |                    | D 1  |                                          | C             | TODO               |
| IN-<br>REG_SCLR_EN  | 0-15               | Bool | t/f                                      | f             | TODO               |
| IN-<br>REG_SCLR_VAI |                    | Ram  | 0-1                                      | 0             | TODO               |
| IOREG_PWR_SV        | (G)_E5N            | Bool | t/f                                      | t             | TODO               |
| IP_SC_OR_FIFO       | _SDE1.5            | Mux  | • cff<br>• ip_sc                         | cff           | TODO               |
| IR_FIFO_RCLK_       |                    | Bool | t/f                                      | f             | TODO               |
| IR_FIFO_TCLK_       |                    | Bool | t/f                                      | f             | TODO               |
| OEREG_ACLR_I        |                    | Bool | t/f                                      | f             | TODO               |
| OEREG_CLK_IN        |                    | Bool | t/f                                      | f             | TODO               |
| OEREG_HR_CLI        |                    | Bool | t/f                                      | f             | TODO               |
| OEREG_OUTPU         | T <u>o</u> seal    | Mux  | • sel_oe0 • sel_1x • sel_1x_del • sel_2x | sel_oe0<br>ay | TODO               |
| OEREG_POWER         | _ <b>UR</b> 5STATE | Ram  | 0-1                                      | 0             | TODO               |
| OEREG_SCLR_I        |                    | Ram  | 0-1                                      | 0             | TODO               |
| OEREG_SCLR_E        |                    | Bool | t/f                                      | f             | TODO               |
| OE_2X_CLK_EN        | 0-15               | Bool | t/f                                      | f             | TODO               |
| OE_2X_CLK_IN        | V0-15              | Bool | t/f                                      | f             | TODO               |
| OE_HALF_RATE        | E_ <b>BYP</b> ASS  | Bool | t/f                                      | t             | TODO               |
| OE_HALF_RATE        | E_0PI5N            | Mux  | • cff<br>• ip_sc                         | cff           | TODO               |
| OUT-<br>REG_MODE_SE | 0-15<br>L          | Mux  | • sdr<br>• ddr                           | sdr           | TODO               |

Table 5 – continued from previous page

| Name          | Instance               | Туре   | Values         | Default     | Documenta- |
|---------------|------------------------|--------|----------------|-------------|------------|
| OUT           | 0.15                   | M      |                | 1           | tion       |
| OUT-          | 0-15                   | Mux    |                | sel_iodout0 | TODO       |
| REG_OUTPUT_   | SEL                    |        | 1 1 1 10       |             |            |
|               |                        |        | sel_iodout0    |             |            |
|               |                        |        | • sel_sdr      |             |            |
|               |                        |        | •              |             |            |
|               |                        |        | sel_sdr_del    | ay          |            |
|               |                        |        | • sel_2xff     |             |            |
| OUT-          | 0-15                   | Ram    | 0-1            | 0           | TODO       |
| REG_POWER_U   | P_STATE                |        |                |             |            |
| OUT-          | 0-15                   | Bool   | t/f            | f           | TODO       |
| REG_SCLR_EN   |                        |        |                |             |            |
| OUT-          | 0-15                   | Ram    | 0-1            | 0           | TODO       |
| REG_SCLR_VA   | L                      |        |                |             |            |
| RBE_HRATE_C   |                        | Mux    |                | clkout1     | TODO       |
| _ <b>_</b>    |                        |        | • clkout1      |             |            |
|               |                        |        | • hr_clk       |             |            |
|               |                        |        |                |             |            |
| RBOE_LVL_FR_  | C <b>0.K</b> 5EN       | Bool   | t/f            | f           | TODO       |
| RBOE_LVL_FR_  | COAK5INV               | Bool   | t/f            | f           | TODO       |
| RB FIFO WCLI  | C OE:N\5               | Bool   | t/f            | f           | TODO       |
| RB_FIFO_WCLI  |                        | Bool   | t/f            | f           | TODO       |
| RB_FIFO_WCLI  |                        | Mux    |                | clkin0      | TODO       |
|               |                        |        | • clkin0       |             |            |
|               |                        |        | • dqs_bus      |             |            |
|               |                        |        |                |             |            |
| RB_IREG_T1T1  | BOYPASS EN             | Bool   | t/f            | f           | TODO       |
| RB_OEO_INV    | 0-15                   | Bool   | t/f            | t           | TODO       |
|               | CO_CFF_DELAY           | Ram    | 00-1f          | 0           | TODO       |
| RB_T1_SEL_IRI |                        | Mux    | 00 11          | cff         | TODO       |
|               | - S_mc2: \             | 1,10,1 | • cff          |             | 1020       |
|               |                        |        | • ip_sc        |             |            |
|               |                        |        | ip_se          |             |            |
| RB T9 SEL ER  |                        | Ram    | 00-1f          | 0           | TODO       |
| RB_T9_SEL_ER  |                        | Mux    |                | cff         | TODO       |
| KD_17_5EE_EK  |                        | 111471 | • cff          |             | 1020       |
|               |                        |        | • ip_sc        |             |            |
|               |                        |        | -P-50          |             |            |
| RB T9 SEL OR  | E <b>G-15</b> FF DELAY | Ram    | 00-1f          | 0           | TODO       |
| RB_T9_SEL_OR  |                        | Mux    | JU 11          | cff         | TODO       |
|               |                        | 1114/  | • cff          | J11         | 1000       |
|               |                        |        | • ip_sc        |             |            |
|               |                        |        | ip_sc          |             |            |
| SET_T3_FOR_C  | DATASOIN               | Ram    | 0-7            | 0           | TODO       |
| SET_T3_FOR_C  |                        | Ram    | 0-7            | 0           | TODO       |
| TX-           | 0-15                   | Mux    |                | txout       | TODO       |
| 1 / 3         |                        | 1,107  |                | iAout       | 1000       |
|               |                        |        | • [Y/\lili     |             |            |
| OUT_FCLK_SE   | L                      |        | • txout • fclk |             |            |

Table 5 – continued from previous page

| <u> </u>     |               |      |        |         |            |
|--------------|---------------|------|--------|---------|------------|
| Name         | Instance      | Type | Values | Default | Documenta- |
|              |               |      |        |         | tion       |
| USE_CLR_INRE | G <u>0</u> HN | Bool | t/f    | f       | TODO       |
| USE_CLR_OUTI | REGI_EN       | Bool | t/f    | f       | TODO       |

| Port Name | Instance | Port bits | Dir | Remote port | Documentation |
|-----------|----------|-----------|-----|-------------|---------------|
|           |          |           | <   | HMC         | TODO          |

### 2.3.3 FPLL

The Fractional PLL blocks synthesize 9 frequencies from an input with integer or fractional ratios.

TODO: everything, GOUT/GIN/DCMUX mapping is done

| Name                      | Instance | Туре | Values | Default | Documentation |
|---------------------------|----------|------|--------|---------|---------------|
| ATB                       |          | Ram  | 0-f    | 0       | TODO          |
| AUTO_CLK_SW_EN            |          | Bool | t/f    | f       | TODO          |
| BWCTRL                    |          | Ram  | 0-f    | 4       | TODO          |
| C0_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| C0_EXTCLK_DLLOUT_EN       |          | Bool | t/f    | f       | TODO          |
| C1_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| C1_EXTCLK_DLLOUT_EN       |          | Bool | t/f    | f       | TODO          |
| C2_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| C2_EXTCLK_DLLOUT_EN       |          | Bool | t/f    | f       | TODO          |
| C3_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| C3_EXTCLK_DLLOUT_EN       |          | Bool | t/f    | f       | TODO          |
| C4_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| C5_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| C6_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| C7_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| C8_COUT_EN                |          | Bool | t/f    | f       | TODO          |
| CLKIN_0_SRC               |          | Ram  | 0-f    | 2       | TODO          |
| CLKIN_1_SRC               |          | Ram  | 0-f    | 3       | TODO          |
| CLK_LOSS_EDGE             |          | Ram  | 0-1    | 0       | TODO          |
| CLK_LOSS_SW_EN            |          | Bool | t/f    | f       | TODO          |
| CLK_SW_DELAY              |          | Ram  | 0-7    | 0       | TODO          |
| CMP_BUF_DELAY             |          | Ram  | 0-7    | 0       | TODO          |
| CP_COMP                   |          | Bool | t/f    | f       | TODO          |
| CP_CURRENT                |          | Ram  | 0-7    | 2       | TODO          |
| CTRL_OVERRIDE_SETTING     |          | Bool | t/f    | t       | TODO          |
| DLL_SRC                   |          | Ram  | 00-1f  | 1c      | TODO          |
| DPADIV_VCOPH_DIV          |          | Ram  | 0-3    | 0       | TODO          |
| DPRIO0_BASE_ADDR          |          | Ram  | 00-3f  | 0       | TODO          |
| DPRIO_DPS_ATPGMODE_INVERT |          | Bool | t/f    | f       | TODO          |
| DPRIO_DPS_CLK_INVERT      |          | Bool | t/f    | f       | TODO          |
| DPRIO_DPS_CSR_TEST_INVERT |          | Bool | t/f    | f       | TODO          |
| DPRIO_DPS_ECN_MUX         |          | Ram  | 0-1    | 0       | TODO          |
| DPRIO_DPS_RESERVED_INVERT |          | Bool | t/f    | f       | TODO          |
| DPRIO_DPS_RST_N_INVERT    |          | Bool | t/f    | f       | TODO          |

Table 6 – continued from previous page

| Name                                          | Instance | Type | Values  | Default | Documentation |
|-----------------------------------------------|----------|------|---------|---------|---------------|
| DPRIO_DPS_SCANEN_INVERT                       | mstance  | Bool | t/f     | f       | TODO          |
| DSM DITHER                                    |          | Ram  | 0-3     | 0       | TODO          |
| DSM_OUT_SEL                                   |          | Ram  | 0-3     | 0       | TODO          |
| DSM RESET                                     |          | Bool | t/f     | f       | TODO          |
| ECN BYPASS                                    |          | Bool | t/f     | f       | TODO          |
| ECN_ETPASS  ECN TEST EN                       |          | Bool | t/f     | f       | TODO          |
| FBCLK_MUX_1                                   |          | Ram  | 0-3     | 0       | TODO          |
|                                               |          |      | 0-3     | 0       | TODO          |
| FBCLK_MUX_2 FORCELOCK                         |          | Ram  | t/f     | f       |               |
|                                               |          | Bool |         |         | TODO          |
| FPLL_ENABLE                                   |          | Bool | t/f     | f       | TODO          |
| FRACTIONAL_CARRY_OUT                          |          | Ram  | 0-3     | 3       | TODO          |
| FRACTIONAL_DIVISION_SETTING                   |          | Ram  | 32 bits | 0       | TODO          |
| FRACTIONAL_VALUE_READY                        |          | Bool | t/f     | t       | TODO          |
| LF_TESTEN                                     |          | Bool | t/f     | f       | TODO          |
| LOCK_FILTER_CFG_SETTING                       |          | Ram  | 000-fff | 001     | TODO          |
| LOCK_FILTER_TEST                              |          | Bool | t/f     | f       | TODO          |
| MANUAL_CLK_SW_EN                              |          | Bool | t/f     | f       | TODO          |
| M_CNT_BYPASS_EN                               |          | Bool | t/f     | f       | TODO          |
| M_CNT_COARSE_DELAY                            |          | Ram  | 0-7     | 0       | TODO          |
| M_CNT_FINE_DELAY                              |          | Ram  | 0-3     | 0       | TODO          |
| M_CNT_HI_DIV_SETTING                          |          | Ram  | 00-ff   | 01      | TODO          |
| M_CNT_IN_SRC                                  |          | Ram  | 0-3     | 0       | TODO          |
| M_CNT_LO_DIV_SETTING                          |          | Ram  | 00-ff   | 01      | TODO          |
| M_CNT_LO_PRESET_SETTING                       |          | Ram  | 00-ff   | 01      | TODO          |
| M_CNT_ODD_DIV_DUTY_EN                         |          | Bool | t/f     | f       | TODO          |
| M_CNT_PH_MUX_PRESET_SETTING                   |          | Ram  | 0-7     | 0       | TODO          |
| NREVERT_INVERT                                |          | Bool | t/f     | f       | TODO          |
| N_CNT_BYPASS_EN                               |          | Bool | t/f     | f       | TODO          |
| N_CNT_COARSE_DELAY                            |          | Ram  | 0-7     | 0       | TODO          |
| N_CNT_FINE_DELAY                              |          | Ram  | 0-3     | 0       | TODO          |
| N_CNT_HI_DIV_SETTING                          |          | Ram  | 00-ff   | 01      | TODO          |
| N_CNT_LO_DIV_SETTING                          |          | Ram  | 00-ff   | 01      | TODO          |
| N_CNT_ODD_DIV_DUTY_EN                         |          | Bool | t/f     | f       | TODO          |
| PL_AUX_ATB                                    |          | Bool | t/f     | f       | TODO          |
| PL_AUX_ATB_COMP_MINUS                         |          | Bool | t/f     | f       | TODO          |
| PL_AUX_ATB_COMP_PLUS                          |          | Bool | t/f     | f       | TODO          |
| PL_AUX_ATB_EN0                                |          | Bool | t/f     | f       | TODO          |
| PL_AUX_ATB_EN0_PRECOMP                        |          | Bool | t/f     | f       | TODO          |
| PL AUX ATB EN1                                |          | Bool | t/f     | f       | TODO          |
| PL_AUX_ATB_EN1_PRECOMP                        |          | Bool | t/f     | f       | TODO          |
| PL_AUX_ATB_MODE                               |          | Ram  | 00-1f   | 0       | TODO          |
| PL_AUX_BG_KICKSTART                           |          | Bool | t/f     | f       | TODO          |
| PL_AUX_BG_POWERDOWN                           |          | Bool | t/f     | f       | TODO          |
| PL AUX BYPASS MODE CTRL CURRENT               |          | Bool | t/f     | f       | TODO          |
| PL_AUX_BYPASS_MODE_CTRL_VOLTAGE               |          | Bool | t/f     | f       | TODO          |
| PL_AUX_COMP_POWERDOWN                         |          | Bool | t/f     | f       | TODO          |
| PL_AUX_COMP_POWERDOWN PL_AUX_VBGMON_POWERDOWN |          |      | t/f     | f       | TODO          |
|                                               |          | Bool | t/f     | f       |               |
| PM_AUX_CAL_CLK_TEST_SEL                       |          | Bool | t/f     | f       | TODO<br>TODO  |
| PM_AUX_CAL_RESULT_STATUS                      |          | Bool | U1      |         | TODO          |

Table 6 – continued from previous page

| Name                           |          |        | Values         | Default | Documentation |
|--------------------------------|----------|--------|----------------|---------|---------------|
|                                | Instance | Туре   | 0-7            | 0       | TODO          |
| PM_AUX_IQCLK_CAL_CLK_SEL       |          | Ram    | 0-7            | _       | TODO          |
| PM_AUX_RX_IMP PM_AUX_TERM_CAL  |          | Ram    |                | 0       |               |
|                                |          | Bool   | t/f            | f       | TODO          |
| PM_AUX_TERM_CAL_RX_OVER_VAL    |          | Ram    | 00-1f          | 0       | TODO          |
| PM_AUX_TERM_CAL_RX_OVER_VAL_EN |          | Bool   | t/f            | f       | TODO          |
| PM_AUX_TERM_CAL_TX_OVER_VAL    |          | Ram    | 00-1f          | 0       | TODO          |
| PM_AUX_TERM_CAL_TX_OVER_VAL_EN |          | Bool   | t/f            | f       | TODO          |
| PM_AUX_TEST_COUNTER            |          | Bool   | t/f            | f       | TODO          |
| PM_AUX_TX_IMP                  |          | Ram    | 0-3            | 0       | TODO          |
| REF_BUF_DELAY                  |          | Ram    | 0-7            | 0       | TODO          |
| REGULATION_BYPASS              |          | Bool   | t/f            | f       | TODO          |
| REG_BOOST                      |          | Ram    | 0-7            | 0       | TODO          |
| RIPPLECAP_CTRL                 |          | Ram    | 0-3            | 0       | TODO          |
| SLF_RST                        |          | Ram    | 0-3            | 0       | TODO          |
| SW_REFCLK_SRC                  |          | Ram    | 0-1            | 0       | TODO          |
| TCLK_MUX_EN                    |          | Bool   | t/f            | f       | TODO          |
| TCLK_SEL                       |          | Ram    | 0-1            | 1       | TODO          |
| TESTDN_ENABLE                  |          | Bool   | t/f            | f       | TODO          |
| TESTUP_ENABLE                  |          | Bool   | t/f            | f       | TODO          |
| TEST_ENABLE                    |          | Bool   | t/f            | f       | TODO          |
| UNLOCK_FILTER_CFG_SETTING      |          | Ram    | 0-7            | 0       | TODO          |
| VC0DIV_OVERRIDE                |          | Bool   | t/f            | t       | TODO          |
| VCCD0G_ATB                     |          | Ram    | 0-3            | 0       | TODO          |
| VCCD0G_OUTPUT                  |          | Ram    | 0-7            | 0       | TODO          |
| VCCD1G_ATB                     |          | Ram    | 0-3            | 0       | TODO          |
| VCCD1G_OUTPUT                  |          | Ram    | 0-7            | 0       | TODO          |
| VCCM1G_TAP                     |          | Ram    | 0-f            | b       | TODO          |
| VCCR_PD                        |          | Bool   | t/f            | f       | TODO          |
| VCO0PH_EN                      |          | Bool   | t/f            | f       | TODO          |
| VCO DIV                        |          | Ram    | 0-1            | 1       | TODO          |
| VCO PH0 EN                     |          | Bool   | t/f            | f       | TODO          |
| VCO PH1 EN                     |          | Bool   | t/f            | f       | TODO          |
| VCO PH2 EN                     |          | Bool   | t/f            | f       | TODO          |
| VCO PH3 EN                     |          | Bool   | t/f            | f       | TODO          |
| VCO_PH4_EN                     |          | Bool   | t/f            | f       | TODO          |
| VCO_PH5_EN                     |          | Bool   | t/f            | f       | TODO          |
| VCO_PH6_EN                     |          | Bool   | t/f            | f       | TODO          |
| VCO_PH7_EN                     |          | Bool   | t/f            | f       | TODO          |
| VCTRL_TEST_VOLTAGE             |          | Ram    | 0-7            | 3       | TODO          |
| EXTCLK_CNT_SRC                 | 0-1      | Ram    | 00-1f          | 1c      | TODO          |
| EXTCLK_ENABLE                  | 0-1      | Bool   | t/f            | t       | TODO          |
| EXTCLK_INVERT                  | 0-1      | Bool   | t/f            | f       | TODO          |
| BYPASS_EN                      | 0-8      | Bool   | t/f            | f       | TODO          |
| CNT_COARSE_DELAY               | 0-8      | Ram    | 0-7            | 0       | TODO          |
| CNT_FINE_DELAY                 | 0-8      | Ram    | 0-7            | 0       | TODO          |
| CNT_FINE_DELAT  CNT_IN_SRC     | 0-8      | Ram    | 0-3            | 2       | TODO          |
| CNT_PH_MUX_PRESET              | 0-8      | Ram    | 0-3            | 0       | TODO          |
| CNT_PH_MUX_PRESET  CNT_PRESET  | 0-8      | Ram    | 00-ff          | 01      | TODO          |
| DPRIOO_CNT_HI_DIV              | 0-8      | Ram    | 00-11<br>00-ff | 01      | TODO          |
| DI MOU_CIVI_III_DI V           | 0-0      | IXAIII | 00-11          |         | IODO          |

Table 6 – continued from previous page

| Name                            | Instance | Туре | Values | Default | Documentation |
|---------------------------------|----------|------|--------|---------|---------------|
| DPRIO0_CNT_LO_DIV               | 0-8      | Ram  | 00-ff  | 01      | TODO          |
| DPRIO0_CNT_ODD_DIV_EVEN_DUTY_EN | 0-8      | Bool | t/f    | f       | TODO          |
| SRC                             | 0-8      | Bool | t/f    | f       | TODO          |
| LOADEN_COARSE_DELAY             | 0-1      | Ram  | 0-7    | 0       | TODO          |
| LOADEN_ENABLE                   | 0-1      | Bool | t/f    | f       | TODO          |
| LOADEN_FINE_DELAY               | 0-1      | Ram  | 0-3    | 0       | TODO          |
| LVDSCLK_COARSE_DELAY            | 0-1      | Ram  | 0-7    | 0       | TODO          |
| LVDSCLK_ENABLE                  | 0-1      | Bool | t/f    | f       | TODO          |
| LVDSCLK_FINE_DELAY              | 0-1      | Ram  | 0-3    | 0       | TODO          |

| Port Name          | Instance | Port bits | Route node type | Inverter | Documentation |
|--------------------|----------|-----------|-----------------|----------|---------------|
| ATPGMODE           |          |           | GOUT            | p        | TODO          |
| CLK0_BAD           |          |           | GIN             | i        | TODO          |
| CLK1_BAD           |          |           | GIN             | i        | TODO          |
| CLKEN              |          | 0-1       | GOUT            | p        | TODO          |
| CLKSEL             |          |           | GIN             | i        | TODO          |
| CNT_SEL            |          | 0-4       | GOUT            | p        | TODO          |
| CSR_TEST           |          |           | GOUT            | p        | TODO          |
| EXTSWITCH          |          |           | GOUT            | p        | TODO          |
| FBCLK_IN_L         |          |           | DCMUX           | p        | TODO          |
| FBCLK_IN_R         |          |           | DCMUX           | p        | TODO          |
| LOCK               |          |           | GIN             | i        | TODO          |
| NRESET             |          |           | GOUT            | p        | TODO          |
| PFDEN              |          |           | GOUT            | p        | TODO          |
| PHASE_DONE         |          |           | GIN             | i        | TODO          |
| PHASE_EN           |          |           | GOUT            | p        | TODO          |
| REG_BYTE_EN        |          | 0-1       | GOUT            | p        | TODO          |
| REG_CLK            |          |           | DCMUX           | p        | TODO          |
| REG_CLK            |          |           | GOUT            | p        | TODO          |
| REG_MDIO_DIS       |          |           | GOUT            | p        | TODO          |
| REG_READ           |          |           | GOUT            | p        | TODO          |
| REG_READDATA       |          | 0-15      | GIN             | i        | TODO          |
| REG_REG_ADDR       |          | 0-5       | GOUT            | p        | TODO          |
| REG_RST_N          |          |           | GOUT            | p        | TODO          |
| REG_SER_SHIFT_LOAD |          |           | GOUT            | p        | TODO          |
| REG_WRITE          |          |           | GOUT            | p        | TODO          |
| REG_WRITEDATA      |          | 0-15      | GOUT            | p        | TODO          |
| SCANEN             |          |           | GOUT            | p        | TODO          |
| UP_DN              |          |           | GOUT            | p        | TODO          |

| Port Name | In-    | Port bits | Dir | Remote port  | Documentation                                 |
|-----------|--------|-----------|-----|--------------|-----------------------------------------------|
|           | stance |           |     |              |                                               |
| CLKD-     |        | 0         | >   | DLL:CLKIN    | Dedicated differential I/O PLL counter to DLL |
| OUT       |        |           |     |              |                                               |
| CLKIN     |        | 0-3       | <   | GPIO:COMBOUT | Raising-edge or differential clock pin to pll |
| CLKOUT    |        | 0-8       | >   | CMUXCR:PLLIN | PLL counter output to clock mux               |
| CLKOUT    |        | 0-8       | >   | CMUXHG:PLLIN | PLL counter output to clock mux               |
| CLKOUT    |        | 0-8       | >   | CMUXHR:PLLIN | PLL counter output to clock mux               |
| CLKOUT    |        | 5-8       | >   | CMUXVG:PLLIN | PLL counter output to clock mux               |
| CLKOUT    |        | 0-8       | >   | CMUXVR:PLLIN | PLL counter output to clock mux               |
| EXTCLK    |        |           | >   | GPIO:PLLDIN  | TODO                                          |
| ZDB_IN    |        |           | <   | GPIO:COMBOUT | Zero-delay buffer pin to pll                  |

# 2.3.4 CBUF

| Name             | Instance | Type | Values | Default | Documentation |
|------------------|----------|------|--------|---------|---------------|
| EFB_MUX          |          | Ram  | 0-1    | 0       | TODO          |
| EFB_MUX_EN       |          | Bool | t/f    | f       | TODO          |
| EXTCLKOUT_MUX_EN |          | Bool | t/f    | f       | TODO          |
| FBIN_MUX         | 0-1      | Ram  | 0-1    | 0       | TODO          |
| MUX0             | 0-1      | Ram  | 0-1    | 0       | TODO          |
| MUX0_EN          | 0-1      | Bool | t/f    | f       | TODO          |
| MUX1             | 0-1      | Ram  | 0-1    | 0       | TODO          |
| MUX1_EN          | 0-1      | Bool | t/f    | f       | TODO          |
| MUX2             | 0-1      | Ram  | 0-1    | 0       | TODO          |
| MUX2_EN          | 0-1      | Bool | t/f    | f       | TODO          |
| MUX3             | 0-1      | Ram  | 0-1    | 0       | TODO          |
| MUX3_EN          | 0-1      | Bool | t/f    | f       | TODO          |
| VCOPH_MUX        | 0-1      | Ram  | 0-1    | 0       | TODO          |
| VCOPH_MUX_EN     | 0-1      | Bool | t/f    | f       | TODO          |

# **2.3.5 CMUXCR**

The three or four Corner CMUX drives 3 horizontal RCLK grids and 3 vertical each.

| Name                | Instance            | Туре | Values                                  | Default | Documenta-<br>tion                                         |
|---------------------|---------------------|------|-----------------------------------------|---------|------------------------------------------------------------|
| CLKPIN_INPUT        |                     | Mux  | • pin0<br>• pin2                        | pin0    | Raising-edge<br>clock input<br>selector for mux<br>input 0 |
| CLKPIN_INPUT        | _SELECT_1           | Mux  | • pin1<br>• pin3                        | pin1    | Raising-edge<br>clock input<br>selector for mux<br>input 1 |
| EN-<br>ABLE_REGISTE | 0-5<br>R_MODE       | Mux  | • enout • reg1_enout • reg2_enout • vcc | vec     | Enable line buffering mode                                 |
| EN-<br>ABLE_REGISTE |                     | Num  | • 0-1                                   | 1       | Value of the enable ff outputs at reset time               |
| IN-<br>PUT_SELECT   | 0-5                 | Ram  | 0-f                                     | f       | Clock mux main input selector                              |
| NCLKPIN_INPU        | T <u>O</u> SELECT_0 | Mux  | • npin0<br>• npin2                      | npin0   | Falling-edge<br>clock input<br>selector for mux<br>input 4 |
| NCLKPIN_INPU        |                     | Mux  | • npin1<br>• npin3                      | npin1   | Falling-edge<br>clock input<br>selector for mux<br>input 5 |
| PLL_FEEDBACK        | _ENABLE_0           | Mux  | • vcc • pll_mcnt0                       | vcc     | TODO                                                       |
| PLL_FEEDBACK        | _ENABLE_1           | Mux  | • vcc • pll_mcnt0                       | vcc     | TODO                                                       |
| TOP_PRE_INPU        | Γ_SELECT_0          | Ram  | 00-1f                                   | 1f      | TODO                                                       |
| TOP_PRE_INPU        |                     | Ram  | 00-1f                                   | 1f      | TODO                                                       |
| TOP_PRE_INPU        |                     | Ram  | 00-1f                                   | 1f      | TODO                                                       |
| TOP_PRE_INPU        | T_SELECT_3          | Ram  | 00-1f                                   | 1f      | TODO                                                       |

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation               |
|-----------|----------|-----------|-----------------|----------|-----------------------------|
| CLKFBOUT  |          | 0-1       | RCLKFB          | ?        | TODO                        |
| CLKIN     |          | 0-3       | DCMUX           | p        | Routing grid clock inputs   |
| CLKOUT    | 0-5      |           | RCLK            | ?        | Clock mux clock grid driver |
| ENABLE    | 0-5      |           | GOUT            | p        | Clock enable                |

| Port Name | Instance | Port bits | Dir | Remote port  | Documentation                       |
|-----------|----------|-----------|-----|--------------|-------------------------------------|
| CLKPIN    |          | 0-3       | <   | GPIO:COMBOUT | Raising-edge clock pin to clock mux |
| NCLKPIN   |          | 0-3       | <   | GPIO:COMBOUT | Falling-edge clock pin to clock mux |
| PLLIN     |          | 0-17      | <   | FPLL:CLKOUT  | PLL counter output to clock mux     |

#### **2.3.6 CMUXHG**

The two Global Horizontal CMUX drive four GCLK grids each. The mux provides selection between positive and negative clock pins, pll counter outputs, HPS clocks and HSSI clocks (TODO). There's also four DCMUX inputs bringing clocks from the clock or the data network. The enable management circuit allows to sync on the inverted output clock through one or two FFs. The burst block is undocumented, but probably keeps enable up for a specific number of clocks upon recieving an input enable edge. There's a system to switch dynamically between 4 clock sources (TODO). There's also a possible selection between feedback signals to send to PLLs.

The circuit is present in 4 instances, each driving a different GCLK betwork. The connections between the CLKIN (DCMUX) inputs and the selection mux depends on the instance:

| Inst CLKIN | 0  | 1  | 2  | 3  |
|------------|----|----|----|----|
| 0          | 27 | 33 |    |    |
| 1          | 27 | 33 |    |    |
| 2          |    |    | 27 | 33 |
| 3          |    |    | 27 | 33 |



Fig. 4: Global horizontal cmux..

| BURST_COUNT   0-3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | Name         | Instance            | Туре | Values      | Default | Documenta-       |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------|---------------------|------|-------------|---------|------------------|
| BURST_COUNT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                     |      |             |         | tion             |
| BURST_COUNT  ORRL  Mux  - static - core_ctrl - core_ct | BURST_COUNT  | 0-3                 | Ram  | 0-7         | 0       | Optional fixed   |
| BURST_EN 0-3 Bool Vf f Whether to use the burst system of the pinh selector for mux input 0  CLKPIN_INPUT_SELECT_1 Mux pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_2 Mux pina Pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_3 Mux pina Pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_3 Mux pina Pina Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3 Mux pina Pina Raising-edge clock input selector for mux input 2  CLK_SELECT_A 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  CLK_S |              |                     |      |             |         | burst count      |
| BURST_EN 0-3 Bool Vf f f Whether to use the burst system Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_1 Mux pina Raising-edge clock input selector for mux input 0  CLKPIN_INPUT_SELECT_2 Mux pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_3 Mux pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_3 Mux pina Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3 Mux pina Raising-edge clock input selector for mux input 2  CLKSELECT_A 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  CLK_SELECT_ | BURST_COUNT  | _ <b>073</b> RL     | Mux  |             | static  | Selection of the |
| BURST_EN 0-3 Bool Uf f Whether to use the burst system.  CLKPIN_INPUT_SELECT_0 Mux pina clock input selector for mux input 1  CLKPIN_INPUT_SELECT_1 Mux pina clock input selector for mux input 1  CLKPIN_INPUT_SELECT_2 Mux pina clock input selector for mux input 1  CLKPIN_INPUT_SELECT_3 Mux pina Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3 Mux pina Raising-edge clock input selector for mux input 2  CLK_SELECT_A 0-3 Ram 0-3 clock input selector for mux input 2  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-4 Ram 0-4 Raising-edge  CLK_SELECT_D 0-5 Ram 0-5 Ram 0-5 Ram 0-5 Ram 0-5 Ram 0-5 Ram 0-5 |              |                     |      | • static    |         | burst count be-  |
| BURST_EN 0-3 Bool t/f f Whether to use the burst system to selector for mux input 4.  BULKPIN_INPUT_SELECT_0 Mux half system the burst system the burst system the burst system to selector for mux input selector for mux i |              |                     |      | • core_ctrl |         | tween fixed and  |
| BURST_EN 0-3 Bool Uf f Henter to use the burst system Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_1 Mux pina pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_2 Mux pina pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_3 Mux pina pina Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3 Mux pina pina Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3 Mux pina pina Raising-edge clock input selector for mux input 2  CLK_SELECT_A 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  CLK_SE |              |                     |      |             |         | coming from the  |
| BURST_EN 0-3 Bool Uf f Sex. Whether to use the burst system Raising-edge clock input selector for mux input 0  CLKPIN_INPUT_SEX.ECT_1 Mux pina pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SEX.ECT_2 Mux pina pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SEX.ECT_2 Mux pina pina Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SEX.ECT_3 Mux pina pina Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SEX.ECT_3 Mux pina pina Raising-edge clock input selector for mux input 2  CLK_SELECT_A 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  EN- 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 T |              |                     |      |             |         | routing network  |
| CLKPIN_INPUT_SELECT_0  Mux  Pina  Pina  Pina  Pina  Raising-edge clock input selector for mux input 0  CLKPIN_INPUT_SELECT_1  Mux  Pina  Pina  Pina  Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_2  Mux  Pina  Pina  Pina  Raising-edge clock input selector for mux input 1  CLKPIN_INPUT_SELECT_3  Mux  Pina  Pina  Pina  Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3  Mux  Pina  Pina  Raising-edge clock input selector for mux input 2  CLK_SELECT_A 0-3  Ram  Pina  Pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_A 0-3  Ram  Pina  Pina  Raising-edge clock input selector for mux input 3  Raising-edge clock input selector for mux input 3  CLK_SELECT_A 0-3  Ram  Pina  Pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_A 0-3  Ram  Pina  Pina  Pina  Raising-edge clock input selector for mux input 3  Pina  Raising-edge clock input selector for mux input 3  Pina  | BURST_EN     | 0-3                 | Bool | t/f         | f       |                  |
| CLKPIN_INPUT_SELECT_1  Mux  - pina -  |              |                     |      |             |         | the burst system |
| CLKPIN_INPUT_SELECT_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CLKPIN_INPUT | SELECT_0            | Mux  |             | pina    | Raising-edge     |
| CLKPIN_INPUT_SELECT_1  Mux  pina  pina  pina  pina  Raising-edge clock input selector for mux input 1  Raising-edge clock input selector for mux input 2  Pina  pina  pina  Pina  Raising-edge clock input selector for mux input 2  Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3  Mux  pina  pina  Pina  Raising-edge clock input selector for mux input 3  PODO  CLK_SELECT_B 0-3  Ram 0-3 0 TODO  CLK_SELECT_B 0-3  Ram 0-3 0 TODO  CLK_SELECT_D 0-3  Ram 0-3 0 TODO  TODO |              |                     |      | • pina      |         | clock input      |
| CLKPIN_INPUT_SELECT_1  Mux  • pina • pinb  • pina • pina • pina  • pina • pina  CLKPIN_INPUT_SELECT_2  Mux  • pina • pina  • pina  • pina  • pina  Raising-edge clock input selector for mux input 1  Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3  Mux  • pina • pina • pina  Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3  Mux  • pina • pina  • pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_A 0-3  Ram  0-3  0  TODO  CLK_SELECT_B 0-3  Ram  0-3  0  TODO  CLK_SELECT_C 0-3  Ram  0-3  0  TODO  CLK_SELECT_D 0-3  Ram  0-3  0  TODO  |              |                     |      | • pinb      |         | selector for mux |
| CLKPIN_INPUT_SELECT_2  Mux  Pina  Pina  Pina  Pina  Pina  Pina  Pina  Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3  Mux  Pina  Pina  Pina  Pina  Raising-edge clock input selector for mux input 2  CLKPIN_INPUT_SELECT_3  Mux  Pina  Pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_A 0-3  Ram  Pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_B 0-3  Ram  Pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_B 0-3  Ram  Pina  Pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_D 0-3  Ram  Pina  Pina  Pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_B 0-3  Ram  Pina  Pi |              |                     |      |             |         | input 0          |
| CLKPIN_INPUT_SELECT_2  Mux  - pina -  | CLKPIN_INPUT | SELECT_1            | Mux  |             | pina    | Raising-edge     |
| CLKPIN_INPUT_SELECT_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                     |      | • pina      |         | clock input      |
| CLKPIN_INPUT_SELECT_2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |              |                     |      |             |         |                  |
| CLKPIN_INPUT_SELECT_2  Mux  • pina  • pina • pina  • pina • pina • pina  CLKPIN_INPUT_SELECT_3  Mux  • pina  Clk Select_Gror mux input 3  CLK_SELECT_B 0-3  Ram 0-3 0 TODO  CLK_SELECT_B 0-3  Ram 0-3 0 TODO  CLK_SELECT_D 0-3  Ram 0-3 0 TODO  TODO  CLK_SELECT_D 0-3  Ram 0-3 0 TODO  TODO  CLK_SELECT_D 0-3  Ram 0-3 0 TODO  |              |                     |      | 1           |         | input 1          |
| CLKPIN_INPUT_SELECT_3  Mux  pina  pina  pina  pina  pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_A 0-3  Ram  0-3  0  TODO  CLK_SELECT_B 0-3  Ram  0-3  0  TODO  CLK_SELECT_D 0-3  Ram  0-3  0  TODO  EN-  0-3  Mux  vcc  Enable line buffering mode  reg1_enout  reg2_enout  vec  EN-  0-3  ABLE_REGISTER_POWER_UP  Po-1  IN-  ABLE_REGISTER_POWER_UP  IN-  O-3  Ram  00-3f  23  Clock mux main input selector  NCLKPIN_INPUT_OSELECT_0  Mux  npina  PUT_SELECT  NCLKPIN_INPUT_OSELECT_1  Mux  NCLKPIN_INPUT_OSELECT_1  Mux  npina  Falling-edge clock input selector for mux input selector for m | CLKPIN_INPUT | SELECT_2            | Mux  |             | pina    | Raising-edge     |
| CLKPIN_INPUT_SELECT_3  Mux  Pina  Pina  Pina  Pina  Pina  Pina  Pina  Raising-edge clock input selector for mux input 3  CLK_SELECT_A 0-3  Ram  PCLK_SELECT_B 0-3  Ram  PCLK_SELECT_C 0-3  Ram  PCLK_SELECT_C 0-3  Ram  PCLK_SELECT_D 0-3  PCLK_SELECT_D  |              |                     |      | • pina      |         | clock input      |
| CLKPIN_INPUT_SELECT_3  Mux  • pina  • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • pina • |              |                     |      | • pinb      |         | selector for mux |
| CLK_SELECT_A 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_C 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  EN- 0-3 Mux vcc Enable line buffering mode  * enout *  * reg1_enout *  * reg2_enout *  * vcc  EN- 0-1 able ff outputs at reset time  IN- 0-3 Ram 00-3f 23 Clock mux main input selector  NCLKPIN_INPUT_OSELECT_0 Mux npina Falling-edge  NCLKPIN_INPUT_OSELECT_1 Mux npina Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                     |      |             |         | input 2          |
| CLK_SELECT_A 0-3 Ram 0-3 0 TODO  CLK_SELECT_B 0-3 Ram 0-3 0 TODO  CLK_SELECT_C 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  EN- 0-3 Mux vcc Enable line buffering mode  * enout *  * reg1_enout *  * reg2_enout *  * vcc  EN- 0-1 able ff outputs at reset time  IN- 0-3 Ram 00-3f 23 Clock mux main input selector  NCLKPIN_INPUT_OSELECT_0 Mux npina Falling-edge  NCLKPIN_INPUT_OSELECT_1 Mux npina Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | CLKPIN_INPUT | SELECT_3            | Mux  |             | pina    | Raising-edge     |
| Input 3   Input 3   CLK_SELECT_A 0-3   Ram   0-3   0   TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |              |                     |      | • pina      |         |                  |
| Input 3   CLK_SELECT_A 0-3   Ram   0-3   0   TODO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              |                     |      | • pinb      |         | selector for mux |
| CLK_SELECT_B 0-3  Ram  O-3  O TODO  CLK_SELECT_C 0-3  Ram  O-3  O TODO  CLK_SELECT_D 0-3  Ram  O-3  O TODO  CLK_SELECT_D 0-3  Ram  O-3  O TODO  TODO  EN-  ABLE_REGISTER_MODE  EN-  ABLE_REGISTER_MODE  EN-  ABLE_REGISTER_POWER_UP  Teg2_enout  • vcc  Enable line buffering mode  • reg1_enout • reg2_enout • vcc  Enable line buffering mode  Todo  Todo  Todo  Todo  Todo  Todo  Todo  Todo  Enable line buffering mode  • reg1_enout • vcc  Clock mux main input selector  NCLKPIN_INPUT_OSELECT_0  Mux  NCLKPIN_INPUT_OSELECT_1  Mux  NCLKPIN_INPUT_OSELECT_1  Mux  npina  Falling-edge clock input selector  npina • npina  Falling-edge Falling-edge Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |              |                     |      | 1           |         | input 3          |
| CLK_SELECT_C 0-3 Ram 0-3 0 TODO  CLK_SELECT_D 0-3 Ram 0-3 0 TODO  EN- 0-3 Mux vcc Enable line buffering mode  • enout • reg1_enout • vcc  EN- ABLE_REGISTER_MODE  EN- 0-3 Num  ABLE_REGISTER_POWER_UP  IN- 0-3 Ram 00-3f 23 Clock mux main input selector  NCLKPIN_INPUT_0SELECT_0 Mux  NCLKPIN_INPUT_0SELECT_1 Mux  NCLKPIN_INPUT_0SELECT_1 Mux  npina Falling-edge  lock input selector  rodo TODO   | CLK_SELECT_A | 0-3                 | Ram  | 0-3         | 0       | TODO             |
| CLK_SELECT_D 0-3  EN- ABLE_REGISTER_MODE  Mux  enout  reg1_enout  reg2_enout  vcc  EN- ABLE_REGISTER_POWER_UP  EN- ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUT_OSELECT_0  Mux  NCLKPIN_INPUT_OSELECT_1  Mux  NCLKPIN_INPUT_OSELECT_1  Mux  O-3  Ram  O-3  O TODO  Enable line  buffering mode  vcc  Enable line  buffering mode  1  Value of the enable ff outputs at reset time  23  Clock mux main input selector  npina  npina  Falling-edge clock input selector for mux input 4  NCLKPIN_INPUT_OSELECT_1  Mux  npina  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CLK_SELECT_B | 0-3                 | Ram  | 0-3         | 0       | TODO             |
| EN- ABLE_REGISTER_MODE  Mux  • enout  • reg1_enout • vcc  EN- ABLE_REGISTER_POWER_UP  EN- ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUT_OSELECT_0  Mux  NCLKPIN_INPUT_OSELECT_1  Mux  Mux  • enout  • enout • reg1_enout • vcc  1  Value of the enable ff outputs at reset time  100-3f  23  Clock mux main input selector  Popina • npina • npina • npina • npina  NCLKPIN_INPUT_OSELECT_1  Mux  NCLKPIN_INPUT_OSELECT_1  Mux  npina  Falling-edge clock input selector  Falling-edge clock input selector  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | CLK_SELECT_C | 0-3                 | Ram  | 0-3         | 0       | TODO             |
| ABLE_REGISTER_MODE  • enout  • reg1_enout • vcc  EN- ABLE_REGISTER_POWER_UP  EN- ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUT_0SELECT_0  Mux  NCLKPIN_INPUT_0SELECT_1  Mux  • enout • reg1_enout • vcc  1  • 0-1  1  Value of the enable ff outputs at reset time  10  Clock mux main input selector  Falling-edge clock input selector for mux input 4  NCLKPIN_INPUT_0SELECT_1  Mux  npina  • pina  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | CLK_SELECT_D | 0-3                 | Ram  | 0-3         | 0       | TODO             |
| reg1_enout reg2_enout vcc  EN- ABLE_REGISTER_POWER_UP  Num  • 0-1  • 0-1  Value of the enable ff outputs at reset time  IN- PUT_SELECT  NCLKPIN_INPUT_OSELECT_0  Mux  • npina • npina • npina • npina  Falling-edge clock input selector for mux input 4  NCLKPIN_INPUT_OSELECT_1  Mux  npina • reg1_enout  reg1_enout  reg1_enout  reg2_enout  vcc  1  Value of the enable ff outputs at reset time  clock mux main input selector  npina • npina • npina • selector for mux input 4  NCLKPIN_INPUT_OSELECT_1  Mux                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | EN-          | 0-3                 | Mux  |             | vcc     | Enable line      |
| EN- ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUT_OSELECT_1  NUM  reg2_enout  vcc  1 Value of the enable ff outputs at reset time  00-3f 23 Clock mux main input selector  npina  npina  npina  Falling-edge clock input selector for mux input 4  NCLKPIN_INPUT_OSELECT_1  Mux  npina  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ABLE_REGISTE | R_MODE              |      | • enout     |         | buffering mode   |
| EN- ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUT_OSELECT_1  NUM  reg2_enout • vcc  1  Value of the enable ff outputs at reset time  00-3f  23  Clock mux main input selector  npina  npina  npina  Falling-edge clock input selector for mux input 4  NCLKPIN_INPUT_OSELECT_1  Mux  npina  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |                     |      | •           |         |                  |
| EN- ABLE_REGISTER_POWER_UP  O-3 Ram O0-3f  NUX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |              |                     |      | reg1_enout  |         |                  |
| EN- ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUTOSELECT_0  NCLKPIN_INPUTOSELECT_1  Mux  PUT_OSELECT_1  NUm  O-3 Ram O0-3f  O0- |              |                     |      | •           |         |                  |
| EN- ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUT0SELECT_0  NUM  O-3  Ram  O0-3f  O0-3f  One input selector  Nour input selector for mux input 4  Nour input selector  Nour input selector input selector for mux input 4  Nour input selector for mux input 4  Nour input selector for mux input 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |                     |      | reg2_enout  |         |                  |
| ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUTOSELECT_0  Mux  onpina                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                     |      | • vcc       |         |                  |
| ABLE_REGISTER_POWER_UP  IN- PUT_SELECT  NCLKPIN_INPUTOSELECT_0  Mux  onpina                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                     |      |             |         |                  |
| IN- PUT_SELECT  NCLKPIN_INPUTOSELECT_0  NCLKPIN_INPUTOSELECT_1  NCLKPIN_INPUTOSELECT_1  Mux  onpina  onpina  reset time  Clock mux main input selector  reset time  clock input selector  rangua  npina  reset time  reset time  clock input selector  npina  reset time  reset time  clock mux main input selector  rangua  npina  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |              |                     | Num  |             | 1       |                  |
| IN- PUT_SELECT  NCLKPIN_INPUTOSELECT_0  Mux  • npina  • npinb  NCLKPIN_INPUTOSELECT_1  Mux  NCLKPIN_INPUTOSELECT_1  Mux  • npina  • npina  • npina  • npina  • npina  Falling-edge clock input selector for mux input 4  NCLKPIN_INPUTOSELECT_1  Mux  npina  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | ABLE_REGISTE | R_POWER_UP          |      | • 0-1       |         | -                |
| PUT_SELECT input selector  NCLKPIN_INPUT_OSELECT_0 Mux  • npina • npina • npinb  NCLKPIN_INPUT_OSELECT_1 Mux  npina  input selector  Falling-edge clock input selector for mux input 4  NCLKPIN_INPUT_OSELECT_1 Mux  npina  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |                     |      |             |         |                  |
| NCLKPIN_INPUTOSELECT_0  Mux  • npina  • npina  • npina  • npina  NCLKPIN_INPUTOSELECT_1  Mux  npina  Falling-edge clock input selector for mux input 4  NCLKPIN_INPUTOSELECT_1  Mux  npina  Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              | 0-3                 | Ram  | 00-3f       | 23      |                  |
| • npina • npinb clock input selector for mux input 4  NCLKPIN_INPUTOSELECT_1 Mux npina Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |              |                     |      |             |         |                  |
| • npinb selector for mux input 4  NCLKPIN_INPUTOSELECT_1 Mux npina Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | NCLKPIN_INPU | T <u>O</u> SELECT_0 | Mux  |             | npina   |                  |
| NCLKPIN_INPUTOSELECT_1 Mux input 4  NCLKPIN_INPUTOSELECT_1 Mux npina Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |              |                     |      |             |         |                  |
| NCLKPIN_INPUTOSELECT_1 Mux npina Falling-edge                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |              |                     |      | • npinb     |         |                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |                     |      |             |         |                  |
| • npina   clock input                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NCLKPIN_INPU | T <u>o</u> sælect_1 | Mux  |             | npina   |                  |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |              |                     |      | • npina     |         | clock input      |
| • npinb selector for mux                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |              |                     |      | • npinb     |         |                  |
| input 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |              |                     |      |             |         | -                |

Table 7 – continued from previous page

| Name                  | Instance           | Type  | Values                                                                                                                             | Default     | Documenta-                                                                                             |
|-----------------------|--------------------|-------|------------------------------------------------------------------------------------------------------------------------------------|-------------|--------------------------------------------------------------------------------------------------------|
|                       |                    | 1,712 |                                                                                                                                    |             | tion                                                                                                   |
| NCLKPIN_INPU          |                    | Mux   | • npina<br>• npinb                                                                                                                 | npina       | Falling-edge<br>clock input<br>selector for mux<br>input 6                                             |
| NCLKPIN_INPU          |                    | Mux   | • npina<br>• npinb                                                                                                                 | npina       | Falling-edge<br>clock input<br>selector for mux<br>input 7                                             |
| OR-<br>PHAN_PLL_INP   | 0-3<br>UT_SELECT_0 | Mux   | • or-<br>phan_pll0<br>• or-<br>phan_pll3                                                                                           | orphan_pll0 | Select between<br>two pll outputs<br>before the main<br>mux input 24                                   |
| OR-<br>PHAN_PLL_INP   | 0-3<br>UT_SELECT_1 | Mux   | • or-<br>phan_pll1<br>• or-<br>phan_pll4                                                                                           | orphan_pll1 | Select between<br>two pll outputs<br>before the main<br>mux input 25                                   |
| OR-<br>PHAN_PLL_INP   | 0-3<br>UT_SELECT_2 | Mux   | • or-<br>phan_pll2<br>• or-<br>phan_pll5                                                                                           | orphan_pll2 | Select between two pll outputs before the main mux input 26 (unused in practice, inputs not connected) |
| TEST-<br>SYN_ENOUT_SI | 0-3<br>ELECT       | Mux   | • core_en • pre_synenb                                                                                                             | core_en     | TODO                                                                                                   |
| DY-<br>NAMIC_CLK_SH   | LECT               | Bool  | t/f                                                                                                                                | f           | TODO                                                                                                   |
| FEED-<br>BACK_DRIVER_ | SELECT_0           | Mux   | <ul> <li>in0_vcc</li> <li>in1</li> <li>in2_vcc</li> <li>in3_vcc</li> <li>in4_vcc</li> <li>in5</li> <li>in6</li> <li>in7</li> </ul> | in0_vcc     | TODO                                                                                                   |

Table 7 – continued from previous page

|              |               |        | Trioni previous pa |          |            |
|--------------|---------------|--------|--------------------|----------|------------|
| Name         | Instance      | Туре   | Values             | Default  | Documenta- |
|              |               |        |                    |          | tion       |
| FEED-        |               | Mux    |                    | in0_vcc  | TODO       |
|              | CELECE 1      | Mux    |                    | IIIO_vcc | 1000       |
| BACK_DRIVER_ | SELECT_I      |        | • in0_vcc          |          |            |
|              |               |        | • in1              |          |            |
|              |               |        | • in2_vcc          |          |            |
|              |               |        | • in3_vcc          |          |            |
|              |               |        | • in4_vcc          |          |            |
|              |               |        | _                  |          |            |
|              |               |        | • in5              |          |            |
|              |               |        | • in6              |          |            |
|              |               |        | • in7              |          |            |
|              |               |        |                    |          |            |
| OD           |               |        | 0.1                | 0        | TODO       |
| OR-          |               | Ram    | 0-1                | 0        | TODO       |
| PHAN_PLL_FEE | DBACK_OUT_SE  | LECT_0 |                    |          |            |
| OR-          |               | Ram    | 0-1                | 0        | TODO       |
| PHAN_PLL_FEE | DBACK_OUT_SE  | LECT_1 |                    |          |            |
| PLL FEEDBACK | ENABLE 0      | Mux    |                    | vcc      | TODO       |
| _            | _             |        | • vcc              |          |            |
|              |               |        | • pll_mcnt0        |          |            |
|              |               |        | pii_iniciito       |          |            |
|              |               |        |                    |          |            |
| PLL_FEEDBACK | _ENABLE_1     | Mux    |                    | vcc      | TODO       |
|              |               |        | • vcc              |          |            |
|              |               |        | • pll_mcnt0        |          |            |
|              |               |        | - pii_mento        |          |            |
| PLI FFFDRACK | OUT_SELECT_0  | Ram    | 0-1                | 0        | TODO       |
| _            |               |        |                    |          |            |
| PLL_FEEDBACK | _OUT_SELECT_1 | Ram    | 0-1                | 0        | TODO       |

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation                     |
|-----------|----------|-----------|-----------------|----------|-----------------------------------|
| BURSTCNT  |          | 0-2       | GOUT            | p        | Burst block counter value         |
| CLKFBOUT  |          | 0-1       | GCLKFB          | ?        | TODO                              |
| CLKIN     |          | 0-3       | DCMUX           | p        | Routing grid clock inputs         |
| CLKOUT    | 0-3      |           | GCLK            | ?        | Clock mux clock grid driver       |
| ENABLE    | 0-3      |           | GOUT            | p        | Clock enable                      |
| SWITCHCLK | 0-3      |           | GIN             | i        | Dynamically selected clock output |
| SWITCHIN  | 0-3      | 0-1       | GOUT            | p        | Dynamic clock selection input     |
| SYN_EN    | 0-3      |           | GIN             | i        | TODO                              |

| Port Name | Instance | Port bits | Dir | Remote port       | Documentation                       |
|-----------|----------|-----------|-----|-------------------|-------------------------------------|
| CLKPIN    |          | 0-7       | <   | GPIO:COMBOUT      | Raising-edge clock pin to clock mux |
| NCLKPIN   |          | 0-7       | <   | GPIO:COMBOUT      | Falling-edge clock pin to clock mux |
| PLLIN     |          | 0-17, 19  | <   | FPLL:CLKOUT       | PLL counter output to clock mux     |
| PLLIN     |          | 0-3       | <   | HPS_CLOCKS:CLKOUT | HPS clock output to clock mux       |

#### **2.3.7 CMUXVG**

The two Global Vertical CMUX drive four GCLK grids each.

| Name                 | Instance        | Туре  | Values      | Default    | Documenta-         |
|----------------------|-----------------|-------|-------------|------------|--------------------|
|                      |                 |       |             |            | tion               |
| BURST_COUNT          | 0-3             | Ram   | 0-7         | 0          | Optional fixed     |
|                      |                 |       |             |            | burst count        |
| BURST_COUNT          | _ <b>013</b> RL | Mux   | • static    | static     | Selection of the   |
|                      |                 |       | • core_ctrl |            | burst count be-    |
|                      |                 |       | 0010_041    |            | tween fixed and    |
|                      |                 |       |             |            | coming from the    |
|                      |                 |       |             |            | routing network    |
| BURST_EN             | 0-3             | Bool  | t/f         | f          | Whether to use     |
| CLIV GEVECE          | 0.2             | -     |             |            | the burst system   |
| CLK_SELECT_A         |                 | Ram   | 0-3         | 0          | TODO               |
| CLK_SELECT_B         |                 | Ram   | 0-3         | 0          | TODO               |
| CLK_SELECT_C         |                 | Ram   | 0-3         | 0          | TODO               |
| CLK_SELECT_D         |                 | Ram   | 0-3         | 0          | TODO               |
| EN-                  | 0-3             | Mux   | • enout     | vcc        | Enable line        |
| ABLE_REGISTE         | K_MODE          |       | •           |            | buffering mode     |
|                      |                 |       | reg1_enout  |            |                    |
|                      |                 |       | •           |            |                    |
|                      |                 |       | reg2_enout  |            |                    |
|                      |                 |       | • vcc       |            |                    |
|                      |                 |       |             |            |                    |
| EN-                  | 0-3             | Num   | • 0-1       | 1          | Value of the en-   |
| ABLE_REGISTE         | R_POWER_UP      |       | • 0-1       |            | able ff outputs at |
|                      |                 |       |             |            | reset time         |
| IN-                  | 0-3             | Ram   | 00-1f       | 1b         | Clock mux main     |
| PUT_SELECT           |                 |       |             |            | input selector     |
| TEST-                | 0-3             | Mux   | • core_en   | pre_synenb | TODO               |
| SYN_ENOUT_SI         | ELECT           |       | •           |            |                    |
|                      |                 |       | pre_synenb  |            |                    |
|                      |                 |       |             |            |                    |
| DY-                  |                 | Bool  | t/f         | f          | TODO               |
| NAMIC_CLK_SE         | LECT            |       |             |            |                    |
| PLL_FEEDBACK         | _ENABLE_0       | Mux   | • vcc       | vcc        | TODO               |
|                      |                 |       | • pll_mcnt0 |            |                    |
|                      |                 |       | F           |            |                    |
| PLL_FEEDBACK         | ENABLE 1        | Mux   |             | vcc        | TODO               |
| _                    |                 |       | • vcc       |            |                    |
|                      |                 |       | • pll_mcnt0 |            |                    |
| PLL_FEEDBACK         | FNARIE 1        | Mux   |             | vcc        | TODO               |
| I LL_I EEDDACK       | LIANDLE_I       | IVIUA | • vcc       | VCC        | 1000               |
|                      |                 |       | • pll_mcnt0 |            |                    |
| DIT THE PARTY OF THE |                 | 1     |             |            | mon c              |
| PLL_FEEDBACK         | L_ENABLE_2      | Mux   | • vcc       | vcc        | TODO               |
|                      |                 |       | • pll_mcnt0 |            |                    |
|                      |                 |       |             |            |                    |
| PLL_FEEDBACK         | _ENABLE_3       | Mux   | • vcc       | vcc        | TODO               |
|                      |                 |       | • pll_mcnt0 |            |                    |
|                      |                 |       | F-1_110     |            |                    |
|                      | 1               | 1     | I           |            |                    |

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation                 |
|-----------|----------|-----------|-----------------|----------|-------------------------------|
| BURSTCNT  |          | 0-2       | GOUT            | p        | TODO                          |
| CLKFBOUT  |          | 0-2       | GCLKFB          | ?        | TODO                          |
| CLKIN     |          | 0-3       | DCMUX           | p        | Routing grid clock inputs     |
| CLKOUT    | 0-3      |           | GCLK            | ?        | Clock mux clock grid driver   |
| ENABLE    | 0-3      |           | GOUT            | p        | Clock enable                  |
| SWITCHCLK | 0-3      |           | GIN             | i        | TODO                          |
| SWITCHIN  | 0-3      | 0-1       | GOUT            | p        | Dynamic clock selection input |
| SYN_EN    | 0-3      |           | GIN             | i        | TODO                          |

| Port Name | Instance | Port bits | Dir | Remote port       | Documentation                       |
|-----------|----------|-----------|-----|-------------------|-------------------------------------|
| CLKPIN    |          | 0-3       | <   | GPIO:COMBOUT      | Raising-edge clock pin to clock mux |
| NCLKPIN   |          | 0-3       | <   | GPIO:COMBOUT      | Falling-edge clock pin to clock mux |
| PLLIN     |          | 0-11      | <   | FPLL:CLKOUT       | PLL counter output to clock mux     |
| PLLIN     |          | 4-7       | <   | HPS_CLOCKS:CLKOUT | HPS clock output to clock mux       |

#### **2.3.8 CMUXHR**

The two Regional Horizontal CMUX drive 12 vertical RCLK grids each, half on each side. Six are lost when touching the HPS.

| Name                                    | Instance                  | Туре       | Values                              | Default  | Documenta-                |
|-----------------------------------------|---------------------------|------------|-------------------------------------|----------|---------------------------|
| Ivaille                                 | Ilistance                 | Туре       | values                              | Delauit  | tion                      |
| CLKPIN_INPUT                            | SELECT                    | Mux        |                                     | pina     | TODO                      |
|                                         |                           |            | <ul><li>pina</li><li>pinb</li></ul> |          |                           |
|                                         |                           |            | • pino                              |          |                           |
| EN-                                     | 0-11                      | Mux        |                                     | vcc      | Enable line               |
| ABLE_REGISTE                            | R_MODE                    |            | • enout                             |          | buffering mode            |
|                                         |                           |            | reg1_enout                          |          |                           |
|                                         |                           |            | • regr_chout                        |          |                           |
|                                         |                           |            | reg2_enout                          |          |                           |
|                                         |                           |            | • vcc                               |          |                           |
|                                         |                           |            |                                     |          |                           |
| EN-                                     | 0-11                      | Num        | • 0-1                               | 1        | Value of the en-          |
| ABLE_REGISTE                            | R_POWER_UP                |            |                                     |          | able ff outputs at        |
| IN-                                     | 0-11                      | Ram        | 00-1f                               | 13       | reset time Clock mux main |
| PUT_SELECT                              | 0-11                      | Kaiii      | 00-11                               | 13       | input selector            |
| NCLKPIN_INPU                            | TOSELECT                  | Mux        |                                     | npina    | TODO                      |
| 1,0211111111111111111111111111111111111 |                           | 111111     | • npina                             |          |                           |
|                                         |                           |            | • npinb                             |          |                           |
| BOT_PRE_INPU                            | T SELECT O                | Ram        | 00-1f                               | 1f       | TODO                      |
| BOT_PRE_INPU                            |                           | Ram        | 00-11<br>00-1f                      | 1f       | TODO                      |
| BOT_PRE_INPU                            |                           | Ram        | 00-1f                               | 1f       | TODO                      |
| BOT_PRE_INPU                            |                           | Ram        | 00-1f                               | 1f       | TODO                      |
| FEED-                                   |                           | Mux        |                                     | vcc      | TODO                      |
| BACK_DRIVER_                            | SELECT_0                  |            | • vcc<br>• or-                      |          |                           |
|                                         |                           |            | phan_pll_m                          | cnto0    |                           |
|                                         |                           |            | • or-                               |          |                           |
|                                         |                           |            | phan_pll_m                          | ento1    |                           |
|                                         |                           |            | • or-                               |          |                           |
|                                         |                           |            | phan_pll_m                          | cnto2    |                           |
| FEED-                                   |                           | Mux        |                                     | NOO      | TODO                      |
| BACK_DRIVER_                            | SELECT 1                  | IVIUX      | • vcc                               | vcc      | TODO                      |
| Brieff_Brit \ Ert_                      |                           |            | • or-                               | 0        |                           |
|                                         |                           |            | phan_pll_m • or-                    | cntou    |                           |
|                                         |                           |            | phan_pll_m                          | ento1    |                           |
|                                         |                           |            | • or-                               |          |                           |
|                                         |                           |            | phan_pll_m                          | cnto2    |                           |
|                                         |                           |            |                                     |          |                           |
| PLL_FEEDBACK                            | _ENABLE_0                 | Mux        | • vcc                               | vcc      | TODO                      |
|                                         |                           |            | • pll_mcnt0                         |          |                           |
|                                         |                           |            |                                     |          |                           |
| PLL_FEEDBACK                            |                           | Mux        | • vcc                               | vcc      | TODO                      |
|                                         |                           |            | • pll_mcnt0                         |          |                           |
|                                         |                           |            |                                     |          |                           |
| PRE_INPUT_SEI                           |                           | Ram        | 00-1f                               | 1f       | TODO                      |
| PRE_INPUT_SEI                           |                           | Ram        | 00-1f                               | 1f       | TODO                      |
| PRE_INPUT_SEI                           |                           | Ram<br>Ram | 00-1f<br>00-1f                      | 1f<br>1f | TODO<br>TODO              |
| TOP_PRE_INPU                            |                           | Ram        | 00-11<br>00-1f                      | 1f       | TODO                      |
|                                         |                           | Ram        | 00-11<br>00-1f                      | 1f       | TODO                      |
| <b>2.3. Peripheral </b><br>TOP_PRE_INPU | ogic diocks<br>T_SELECT_2 | Ram        | 00-1f                               | 1f       | TODO <b>45</b>            |
| TOP_PRE_INPU                            |                           | Ram        | 00-1f                               | 1f       | TODO                      |

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation               |
|-----------|----------|-----------|-----------------|----------|-----------------------------|
| CLKFBIN   |          | 0-3       | DCMUX           | p        | TODO                        |
| CLKFBOUT  |          | 0-1       | RCLKFB          | ?        | TODO                        |
| CLKIN     |          | 0-3       | DCMUX           | p        | Routing grid clock inputs   |
| CLKOUT    | 0-11     |           | RCLK            | ?        | Clock mux clock grid driver |
| ENABLE    | 0-11     |           | GOUT            | p        | Clock enable                |

| Port Name | Instance | Port bits  | Dir | Remote port       | Documentation                       |
|-----------|----------|------------|-----|-------------------|-------------------------------------|
| CLKPIN    |          | 0-7        | <   | GPIO:COMBOUT      | Raising-edge clock pin to clock mux |
| NCLKPIN   |          | 0-7        | <   | GPIO:COMBOUT      | Falling-edge clock pin to clock mux |
| PLLIN     |          | 0-25       | <   | FPLL:CLKOUT       | PLL counter output to clock mux     |
| PLLIN     |          | 0-6, 20-21 | <   | HPS_CLOCKS:CLKOUT | HPS clock output to clock mux       |

# **2.3.9 CMUXVR**

The two Global Vertical CMUX drive 20 horizontal RCLK grids each half on each side. Ten are lost when touching the HPS.

| Name                | Instance           | Туре | Values                                  | Default | Documenta-<br>tion                           |
|---------------------|--------------------|------|-----------------------------------------|---------|----------------------------------------------|
| EN-<br>ABLE_REGISTE | 0-19<br>R_MODE     | Mux  | • enout • reg1_enout • reg2_enout • vcc |         | Enable line buffering mode                   |
| EN-<br>ABLE_REGISTE | 0-19<br>R_POWER_UP | Num  | • 0-1                                   | 1       | Value of the enable ff outputs at reset time |
| IN-<br>PUT_SELECT   | 0-19               | Ram  | 0-f                                     | b       | Clock mux main input selector                |
| PLL_FEEDBACK        | _ENABLE_0          | Mux  | • vcc<br>• pll_mcnt0                    | vcc     | TODO                                         |

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation               |
|-----------|----------|-----------|-----------------|----------|-----------------------------|
| CLKIN     |          | 0-3       | DCMUX           | p        | Routing grid clock inputs   |
| CLKOUT    | 0-19     |           | RCLK            | ?        | Clock mux clock grid driver |
| ENABLE    | 0-19     |           | GOUT            | p        | Clock enable                |

| Port Name | Instance | Port bits  | Dir | Remote port       | Documentation                       |
|-----------|----------|------------|-----|-------------------|-------------------------------------|
| CLKPIN    |          | 0-3        | <   | GPIO:COMBOUT      | Raising-edge clock pin to clock mux |
| NCLKPIN   |          | 0-3        | <   | GPIO:COMBOUT      | Falling-edge clock pin to clock mux |
| PLLIN     |          | 0-8, 18-24 | <   | FPLL:CLKOUT       | PLL counter output to clock mux     |
| PLLIN     |          | 0-8        | <   | HPS_CLOCKS:CLKOUT | HPS clock output to clock mux       |

#### 2.3.10 CMUXP

The CMUXP drive two PCLK each.

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation               |
|-----------|----------|-----------|-----------------|----------|-----------------------------|
| CLKIN     |          | 0         | DCMUX           | i        | Routing grid clock input    |
| CLKOUT    |          | 0-1       | PCLK            | i        | Clock mux clock grid driver |

# 2.3.11 CTRL

The Control block gives access to a number of anciliary functions of the FPGA.

TODO: everything, GOUT/GIN/DCMUX mapping is done

| Port Name          | Instance | Port bits | Route node type | Inverter | Documentation                      |
|--------------------|----------|-----------|-----------------|----------|------------------------------------|
| CAPTNUPDT_RU       |          |           | GOUT            | p        | TODO                               |
| CLKDRUSER          |          |           | GIN             | i        | TODO                               |
| CLK_OUT            |          |           | GIN             | i        | Internal oscillator clock output   |
| CLK_OUT1           |          |           | GIN             | i        | Internal oscillator clock 1 output |
| CLOCK_CHIPID       |          |           | DCMUX           | p        | TODO                               |
| CLOCK_CRC          |          |           | DCMUX           | p        | TODO                               |
| CLOCK_OPREG        |          |           | DCMUX           | p        | TODO                               |
| CLOCK_PR           |          |           | DCMUX           | p        | TODO                               |
| CLOCK_RU           |          |           | DCMUX           | p        | TODO                               |
| CLOCK_SPI          |          |           | DCMUX           | p        | TODO                               |
| CONFIG             |          |           | GOUT            | p        | TODO                               |
| CORECTL_JTAG       |          |           | GOUT            | p        | TODO                               |
| CORECTL_PR         |          |           | GOUT            | p        | TODO                               |
| CRCERROR           |          |           | GIN             | i        | TODO                               |
| DATA               |          | 0-15      | GOUT            | p        | TODO                               |
| DATA0IN            |          |           | GIN             | i        | TODO                               |
| DATA0OE            |          |           | GOUT            | р        | TODO                               |
| DATA0OUT           |          |           | GOUT            | p        | TODO                               |
| DATA1IN            |          |           | GIN             | i        | TODO                               |
| DATA10E            |          |           | GOUT            | р        | TODO                               |
| DATA1OUT           |          |           | GOUT            | р        | TODO                               |
| DATA2IN            |          |           | GIN             | i        | TODO                               |
| DATA2OE            |          |           | GOUT            | p        | TODO                               |
| DATA2OUT           |          |           | GOUT            | р        | TODO                               |
| DATA3IN            |          |           | GIN             | i        | TODO                               |
| DATA3OE            |          |           | GOUT            | р        | TODO                               |
| DATA3OUT           |          |           | GOUT            | p        | TODO                               |
| DFT_IN             |          | 0-5       | GOUT            | p        | TODO                               |
| DFT_OUT            |          | 0-24      | GIN             | i        | TODO                               |
| DONE               |          |           | GIN             | i        | TODO                               |
| END_OF_ED_FULLCHIP |          |           | GIN             | i        | TODO                               |
| EXTERNALREQUEST    |          |           | GIN             | i        | TODO                               |
| NCE_OUT            |          |           | GIN             | i        | TODO                               |
| NTDOPINENA         |          |           | GOUT            | р        | TODO                               |
| OERROR             |          |           | GIN             | i        | TODO                               |

Table 8 – continued from previous page

| Port Name       | Instance | Port bits | Route node type | Inverter | Documentation              |
|-----------------|----------|-----------|-----------------|----------|----------------------------|
| OSC_ENA         |          |           | GOUT            | p        | Internal oscillator enable |
| OUTPUT_ENABLE   |          |           | GOUT            | p        | TODO                       |
| PRREQUEST       |          |           | GOUT            | p        | TODO                       |
| READY           |          |           | GIN             | i        | TODO                       |
| REGIN           |          |           | GOUT            | p        | TODO                       |
| REG_OUT_CHIPID  |          |           | GIN             | i        | TODO                       |
| REG_OUT_CRC     |          |           | GIN             | i        | TODO                       |
| REG_OUT_OPREG   |          |           | GIN             | i        | TODO                       |
| REG_OUT_RU      |          |           | GIN             | i        | TODO                       |
| RSTTIMER        |          |           | GOUT            | p        | TODO                       |
| RUNIDLEUSER     |          |           | GIN             | i        | TODO                       |
| SCE_IN          |          |           | GOUT            | p        | TODO                       |
| SHIFTNLD_CHIPID |          |           | GOUT            | p        | TODO                       |
| SHIFTNLD_CRC    |          |           | GOUT            | p        | TODO                       |
| SHIFTNLD_OPREG  |          |           | GOUT            | p        | TODO                       |
| SHIFTNLD_RU     |          |           | GOUT            | p        | TODO                       |
| SHIFTUSER       |          |           | GIN             | i        | TODO                       |
| TCKCORE         |          |           | DCMUX           | p        | TODO                       |
| TCKUTAP         |          |           | GIN             | i        | TODO                       |
| TDICORE         |          |           | GOUT            | p        | TODO                       |
| TDIUTAP         |          |           | GIN             | i        | TODO                       |
| TDOCORE         |          |           | GIN             | i        | TODO                       |
| TDOUTAP         |          |           | GOUT            | p        | TODO                       |
| TMSCORE         |          |           | GOUT            | p        | TODO                       |
| TMSUTAP         |          |           | GIN             | i        | TODO                       |
| UPDATEUSER      |          |           | GIN             | i        | TODO                       |
| USR1USER        |          |           | GIN             | i        | TODO                       |

# 2.3.12 HSSI

The High speed serial interface blocks control the serializing/deserializing capabilities of the FPGA.

TODO: everything

| Name         | Instance      | Type         | Values                      | Default | Documenta- |
|--------------|---------------|--------------|-----------------------------|---------|------------|
|              |               |              |                             |         | tion       |
| PCS8G_AGGREG | GATE_DSKW_CO  | NTAROAL      |                             | write   | TODO       |
|              |               |              | • write                     |         |            |
|              |               |              | • read                      |         |            |
|              |               |              |                             |         |            |
| PCS8G_AGGREG | GATE_DSKW_SM  | OMPLEARATION |                             | xaui_sm | TODO       |
|              |               |              | • xaui_sm                   |         |            |
|              |               |              | • srio_sm                   |         |            |
|              |               |              |                             |         |            |
| PCS8G_AGGREG | GATE_PCS_DW_B | OMDANG       |                             | disable | TODO       |
|              |               |              | <ul> <li>disable</li> </ul> |         |            |
|              |               |              |                             |         |            |
|              | GATE_POWERDO  | _            | t/f                         | f       | TODO       |
| PCS8G_AGGRE  | GATE_REFCLK_D | ICB_080EL_EN | t/f                         | f       | TODO       |

Table 9 – continued from previous page

|                |                          |                           | from previous pa            |                |                  |
|----------------|--------------------------|---------------------------|-----------------------------|----------------|------------------|
| Name           | Instance                 | Туре                      | Values                      | Default        | Documenta-       |
|                |                          |                           |                             |                | tion             |
| PCS8G_AGGRE    | GATE_XAUI_SM             | Mux                       |                             | xaui_legacy_sm | TODO             |
|                |                          |                           | •                           |                |                  |
|                |                          |                           | xaui_legacy                 | _sm            |                  |
|                |                          |                           | • xaui_sm                   |                |                  |
|                |                          |                           | <ul> <li>disable</li> </ul> |                |                  |
|                |                          |                           |                             |                |                  |
| COM PCS PLD    | IB-2HIP EN               | Bool                      | t/f                         | f              | TODO             |
|                | IB-1HRDRSTCTRI           | BEGUSR EN                 | t/f                         | f              | TODO             |
|                | IB-2HRDRSTCTRI           |                           | t/f                         | f              | TODO             |
|                | IB-2TESTBUF_SE           |                           | U1                          | pcs8g          | TODO             |
| COM_I CS_I LD  |                          | Liviux                    | • pcs8g                     | pesog          | 1000             |
|                |                          |                           |                             |                |                  |
|                |                          |                           | • pma_if                    |                |                  |
| COM PCC PY     | In diabators of          | CD 4D CT                  |                             |                | TODO             |
| COM_PCS_PLD    | _IB- <u>2</u> USRMODE_SI | ELLMA BOOK I              |                             | usermode       | TODO             |
|                |                          |                           | • usermode                  |                |                  |
|                |                          |                           | • last_frz                  |                |                  |
|                |                          |                           |                             |                |                  |
| COM_PCS_PLD    | POLD_SIDE_RES_           | SRACIOX                   |                             | pld            | TODO             |
|                |                          |                           | • pld                       |                |                  |
|                |                          |                           | • b_hip                     |                |                  |
|                |                          |                           |                             |                |                  |
| COM_PCS_PLD    | POLD_SIDE_RES_           | S <b>RA</b> Ci <b>i</b> x |                             | pld            | TODO             |
|                |                          |                           | • pld                       |                |                  |
|                |                          |                           | • b_hip                     |                |                  |
|                |                          |                           | _ 1                         |                |                  |
| COM PCS PLD    | POLD_SIDE_RES_           | SRAGita)                  |                             | pld            | TODO             |
| 0011_1 00_1 22 |                          |                           | • pld                       | Pie            | 1020             |
|                |                          |                           | • b_hip                     |                |                  |
|                |                          |                           | 0_mp                        |                |                  |
| COM DCs DID    | ROLDSIDE_RES_            | S IRAGII del              |                             | pld            | TODO             |
| COMI_I CO_FLD  | TIARA OIDE KES .         | DIMULA                    | • pld                       | Piu            | 1000             |
|                |                          |                           | • b_hip                     |                |                  |
|                |                          |                           | • o_mp                      |                |                  |
| COM PCG PLP    | M. D. CIDE DEC           | CIDATIO                   |                             | 1.1            | TODO             |
| COM_PCS_PLD    | _POLD_SIDE_RES_          | D HAVLLEX                 | 1.                          | pld            | TODO             |
|                |                          |                           | • pld                       |                |                  |
|                |                          |                           | • b_hip                     |                |                  |
|                |                          |                           |                             |                |                  |
| COM_PCS_PLD    | POL-D_SIDE_RES_          | S RACLEX                  |                             | pld            | TODO             |
|                |                          |                           | • pld                       |                |                  |
|                |                          |                           | • b_hip                     |                |                  |
|                |                          |                           |                             |                |                  |
| COM_PCS_PLD    | POLD_SIDE_RES_           | SRACi4x                   |                             | pld            | TODO             |
|                |                          |                           | • pld                       |                |                  |
|                |                          |                           | • b_hip                     |                |                  |
|                |                          |                           |                             |                |                  |
| COM PCS PLD    | POLD_SIDE_RES_           | S RACI 6x                 |                             | pld            | TODO             |
|                |                          |                           | • pld                       | r              |                  |
|                |                          |                           | • b_hip                     |                |                  |
|                |                          |                           |                             |                |                  |
|                |                          |                           |                             |                | les on nevt nage |

Table 9 – continued from previous page

| Name          | Instance                    | Type               | d from previous pa Values | Default | Documenta-       |
|---------------|-----------------------------|--------------------|---------------------------|---------|------------------|
| Ivanie        | Instance                    | Туре               | Values                    | Delault | tion             |
| COM DCC DLD   | POL-D_SIDE_RES_             | CD/G6              |                           | pld     | TODO             |
| COM_FCS_FLD   | TUBE_SIDE_KES_              | SINULUX            | • pld                     | più     | 1000             |
|               |                             |                    | • b_hip                   |         |                  |
|               |                             |                    | • 0_mp                    |         |                  |
| COM DCS DLD   | POL-D_SIDE_RES_             | SDG7v              |                           | pld     | TODO             |
| COM_FCS_FLD   | THEE SIDE KES_              | SINUX              | • pld                     | più     | 1000             |
|               |                             |                    | • b_hip                   |         |                  |
|               |                             |                    | - <i>O_</i> mp            |         |                  |
| COM PCS PLD   | POL-D_SIDE_RES_             | SRAGS <sub>V</sub> |                           | pld     | TODO             |
| COM_1 CD_1 LD |                             | Sincur             | • pld                     | pia     | TODO             |
|               |                             |                    | • b_hip                   |         |                  |
|               |                             |                    | 0_mp                      |         |                  |
| COM PCS PLD   | POLD_SIDE_RES_              | SR/G9r             |                           | pld     | TODO             |
|               |                             |                    | • pld                     | P10     | 1020             |
|               |                             |                    | • b_hip                   |         |                  |
|               |                             |                    | J_mp                      |         |                  |
| COM PCS PLD   | SOFE DATA SRC               | Mux                |                           | pld     | TODO             |
|               |                             |                    | • pld                     | r       |                  |
|               |                             |                    | • b_hip                   |         |                  |
|               |                             |                    |                           |         |                  |
| COM PCS PMA   | _IF2AUTO_SPEEI              | D BEGNO1           | t/f                       | f       | TODO             |
|               | IF2BLOCK_SEL                |                    | t/f                       | f       | TODO             |
|               | IF2FORCE_FREG               |                    |                           | off     | TODO             |
|               |                             |                    | • off                     |         |                  |
|               |                             |                    | • force0                  |         |                  |
|               |                             |                    | • force1                  |         |                  |
|               |                             |                    |                           |         |                  |
| COM_PCS_PMA   | _IF2G3PCS                   | Bool               | t/f                       | f       | TODO             |
|               | <br>_ <b>I</b> F2PMA_IF_DFT |                    | t/f                       | f       | TODO             |
|               |                             |                    | 0-1                       | 0       | TODO             |
|               | IF2PM_GEN1_2                |                    |                           | cnt_32k | TODO             |
|               |                             | 1                  | • cnt_32k                 | _       |                  |
|               |                             |                    | • cnt_64k                 |         |                  |
|               |                             |                    |                           |         |                  |
| COM_PCS_PMA   | IF2PPMSEL                   | Mux                |                           | default | TODO             |
|               |                             |                    | default                   |         |                  |
|               |                             |                    | • ppm_100                 |         |                  |
|               |                             |                    | • ppm_125                 |         |                  |
|               |                             |                    | •                         |         |                  |
|               |                             |                    | ppm_62_5                  |         |                  |
|               |                             |                    | • ppm_200                 |         |                  |
|               |                             |                    | • ppm_300                 |         |                  |
|               |                             |                    | • ppm_250                 |         |                  |
|               |                             |                    | • ppm_500                 |         |                  |
|               |                             |                    | •                         |         |                  |
|               |                             |                    | ppm_1000                  |         |                  |
|               |                             |                    | • PPIII_1000              |         |                  |
|               |                             |                    | ppm_other                 |         |                  |
|               |                             |                    | Ppin_outer                |         |                  |
|               | 1                           | I                  | 1                         |         | loc on poyt page |

Table 9 – continued from previous page

|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | bie 9 – continued                       |             |            |                    |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|-------------|------------|--------------------|
| Name           | Instance                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Туре                                    | Values      | Default    | Documenta-<br>tion |
| COM PCS PMA    | IF2PPM_CNT_R                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | STB001                                  | t/f         | f          | TODO               |
|                | IF2PPM_EARLY                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         | t/f         | f          | TODO               |
|                | IF2PPM_POST_E                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         | U1          | 200        | TODO               |
| COM_1 CS_1 MA  | <u></u>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 111 <b>411111</b> 11111                 | • 200       | 200        | 1000               |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • 400       |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | 400         |            |                    |
| PCS8G_BASE_A   | DUD IB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Ram                                     | 000-7ff     |            | TODO               |
|                | T <u>0</u> B2ROADCAST_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         | t/f         | f          | TODO               |
|                | X 0-22 SYMBOL I                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | 000-fff     | 0          | TODO               |
|                | (%-B10B_DECOD)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                         | 000 111     | off        | TODO               |
| 1 0500_2101_10 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • off       | 011        | 1020               |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • sgx       |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • ibm       |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | 10111       |            |                    |
| PCS8G DIGI R   | X_08-B10B_DECOD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | ERMOUTPUT SEL                           |             | data 8b10b | TODO               |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | _====================================== | •           |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | data_8b10b  |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | •           |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | data_xaui_s | m          |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |             |            |                    |
| PCS8G_DIGI_R   | X_0ACC_BLOCK_S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | E <b>M</b> ux                           |             | same       | TODO               |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • same      |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • other     |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |             |            |                    |
|                | X_0A12UTO_ERROR_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         | t/f         | f          | TODO               |
|                | X_0A12UTO_SPEED_1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                         | 40 bits     | 0          | TODO               |
|                | X_0B1DS_DEC_CLO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | t/f         | f          | TODO               |
|                | X_0B12ST_CLOCK_0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         | t/f         | f          | TODO               |
|                | X_0B12ST_CLR_FLA                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         | t/f         | f          | TODO               |
| PCS8G_DIGI_R   | X_0B12ST_VER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Mux                                     |             | disable    | TODO               |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • disable   |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • incremen- |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | tal         |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • cjpat     |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • crpat     |            |                    |
| Dagge Braz S   | W (DWIII DEVICE C : T                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | TODAY 1                                 | . 16        | C          | TODO               |
|                | LONGE CONTROLL OF THE CONTROL OF THE |                                         | t/f         | f          | TODO               |
|                | LONTE DESERVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         | EIWT        | f          | TODO               |
| PCS8G_DIGI_R   | X_ <b>(BY</b> TE_DESERI <i>A</i>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                         | 4:1.1.      | disable    | TODO               |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • disable   |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | • bds_by_2  |            |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | bda bu o d  | lat        |                    |
|                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         | bds_by_2_d  | ici        |                    |
| DC88C DIGI D   | X_0BYTE_ORDER                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Ram                                     | 23 bits     | 0          | TODO               |
| PCS8G_DIGI_R   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Ram                                     | 30 bits     | 0          | TODO               |
|                | X_@BIFO_RST_PL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                         | t/f         | f          | TODO               |
|                | X_GEBIFO_RST_PL<br>X_GEBO_PATTERN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                         | 00-ff       |            | TODO               |
| LC99Q_DIQI_K   | A_W-ED_PALIERN                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Ram                                     | 00-11       | 0          | 1000               |

Table 9 – continued from previous page

|                |                                   |                    | from previous pa             | •           |            |
|----------------|-----------------------------------|--------------------|------------------------------|-------------|------------|
| Name           | Instance                          | Туре               | Values                       | Default     | Documenta- |
|                |                                   |                    |                              |             | tion       |
| PCS8G_DIGI_RX  | X_0G2LK1                          | Mux                |                              | clk1        | TODO       |
|                |                                   |                    | • clk1                       |             |            |
|                |                                   |                    | • tx_pma                     |             |            |
|                |                                   |                    | _                            |             |            |
|                |                                   |                    | • agg                        |             |            |
|                |                                   |                    | •                            |             |            |
|                |                                   |                    | agg_top_or_                  | _bottom     |            |
|                |                                   |                    |                              |             |            |
| PCS8G_DIGI_RX  | X_0G2LK2                          | Mux                |                              | rcvd_clk    | TODO       |
|                |                                   |                    | <ul> <li>rcvd_clk</li> </ul> |             |            |
|                |                                   |                    | • tx_pma                     |             |            |
|                |                                   |                    | • ref-                       |             |            |
|                |                                   |                    |                              |             |            |
|                |                                   |                    | clk_dig2                     |             |            |
|                |                                   |                    |                              |             |            |
|                | X_@CLK_FREE_RU                    |                    | t/f                          | f           | TODO       |
| PCS8G_DIGI_RX  | X_ODESKEW                         | Mux                |                              | disable     | TODO       |
|                |                                   |                    | <ul> <li>disable</li> </ul>  |             |            |
|                |                                   |                    | • xaui                       |             |            |
|                |                                   |                    | • srio_v2p1                  |             |            |
|                |                                   |                    | 3110_v2p1                    |             |            |
| DC66C DIGI D   | L<br>X_0DESKEW_PROC               | TIDIATI ONIVENI    | t/f                          | f           | TODO       |
|                |                                   |                    | t/f                          | f           | TODO       |
|                | _ODESKEW_RDCI                     |                    |                              |             |            |
|                | V_ODW_DESKEW_                     |                    |                              | f           | TODO       |
|                | X_ <b>0D3</b> W_PC_WRCLI          |                    | t/f                          | f           | TODO       |
|                | X_0D <b>X</b> W_RM_RDCL           |                    | t/f                          | f           | TODO       |
|                | X_0D <b>X</b> W_RM_WRCL           |                    | t/f                          | f           | TODO       |
|                | <b>X_0D3</b> W_WA_CLOC            |                    | t/f                          | f           | TODO       |
|                | X_Œ <b>I</b> DLE_CLOCK_           |                    | t/f                          | f           | TODO       |
| PCS8G_DIGI_RX  | X_0E12DLE_EIOS_EI                 | N Bool             | t/f                          | f           | TODO       |
| PCS8G_DIGI_RX  | X_0E12DLE_ENTRY_                  | IIBI <u>o</u> MN   | t/f                          | f           | TODO       |
| PCS8G_DIGI_RX  | X_0E12DLE_ENTRY_                  | SBodIN             | t/f                          | f           | TODO       |
| PCS8G_DIGI_R2  | X_ŒRR_FLAGS_SI                    | LMux               |                              | flags_8b10b | TODO       |
|                |                                   |                    | •                            |             |            |
|                |                                   |                    | flags_8b10b                  | <b>,</b>    |            |
|                |                                   |                    | • flags_wa                   |             |            |
|                |                                   |                    |                              |             |            |
| PCSSG DIGI P   | X_ <b>01%</b> VALID_CODI          | RhalG ONLY FI      | V t/f                        | f           | TODO       |
|                | X_0P-21D_CODI<br>X_0P-21D_EDB_ERR |                    | 1 1/1                        | edb         | TODO       |
| I COOU_DIGI_RA | A_UZAU_DUD_EKK                    | ONTUNEL PACE       | a o.11-                      | cub         | 1000       |
|                |                                   |                    | • edb                        |             |            |
|                |                                   |                    | • pad                        |             |            |
|                |                                   |                    | •                            |             |            |
|                |                                   |                    | edb_dynam                    | ic          |            |
|                |                                   |                    |                              |             |            |
| PCS8G_DIGI_R2  | LOPARALLEL_LO                     | O <b>BBAC</b> K_EN | t/f                          | f           | TODO       |
| PCS8G_DIGI_RX  | X_OPOCFIFO_RST_PI                 | LIB_c6TRL_EN       | t/f                          | f           | TODO       |
|                | X_OPCS_BYPASS_E                   |                    | t/f                          | f           | TODO       |
|                | LOPOS_URST_EN                     |                    | t/f                          | f           | TODO       |
|                | L_P2_RDCLK_GA                     |                    | t/f                          | f           | TODO       |
| 1 COOC_DIGI_IX | LA CLIVELIK_OA                    | TI WILLIA          | VI                           |             | 1000       |

Table 9 – continued from previous page

| NI            |                  |               | rom previous pa | <u> </u>       | D                  |
|---------------|------------------|---------------|-----------------|----------------|--------------------|
| Name          | Instance         | Type          | Values          | Default        | Documenta-<br>tion |
| PCS8G DIGI R  | V_OP-PIASE_COMPE | NSIATION FIFO |                 | normal_latency | TODO               |
|               |                  |               | • nor-          |                |                    |
|               |                  |               | mal_latency     | 7              |                    |
|               |                  |               | inai_iatency    |                |                    |
|               |                  |               | nid atril ma    | rmal_latency   |                    |
|               |                  |               | pid_ctri_iio    | mai_iatency    |                    |
|               |                  |               | 1 1             |                |                    |
|               |                  |               | low_latency     |                |                    |
|               |                  |               | •               | 1 .            |                    |
|               |                  |               | pid_ctrl_lov    | v_latency      |                    |
|               |                  |               | • regis-        |                |                    |
|               |                  |               | ter_fifo        |                |                    |
|               |                  |               |                 |                |                    |
| PCS8G_DIGI_RX |                  | Bool          | t/f             | f              | TODO               |
|               | PLANE_BONDI      |               | t/f             | f              | TODO               |
|               | PLANE_BONDI      |               | t/f             | f              | TODO               |
| PCS8G_DIGI_R  | X_UPMA_DW        | Num           |                 | 8              | TODO               |
|               |                  |               | • 8             |                |                    |
|               |                  |               | • 10            |                |                    |
|               |                  |               | • 16            |                |                    |
|               |                  |               | • 20            |                |                    |
| DCCCC DICI D  | A DOLADITY DI    | TIDGHONI TENI | +/F             | £              | TODO               |
|               | POLARITY_INV     |               | t/f             | f              | TODO               |
|               | POLINV_8B10B     |               | t/f             | f              | TODO               |
|               | CPRBS_CLOCK_     |               | t/f             | f              | TODO               |
|               | PRBS_CLR_FLA     |               | t/f             | f              | TODO               |
| PCS8G_DIGI_R  | X_PEKBS_VER      | Mux           |                 | disable        | TODO               |
|               |                  |               | • disable       |                |                    |
|               |                  |               | •               | 0.10           |                    |
|               |                  |               | prbs_7_dw_      | L8_10          |                    |
|               |                  |               | •               | 1.6            |                    |
|               |                  |               | prbs_23_dv      | v_ht_sw        |                    |
|               |                  |               | •               |                |                    |
|               |                  |               | prbs_7_sw_      | hf_dw_lf_sw    |                    |
|               |                  |               | •               |                |                    |
|               |                  |               | prbs_lf_dw      | _mf_sw         |                    |
|               |                  |               | •               |                |                    |
|               |                  |               | prbs_23_sw      | _mf_dw         |                    |
|               |                  |               | • prbs_15       |                |                    |
|               |                  |               | • prbs_31       |                |                    |
| Dagged Braz 5 | W MATTHER 14:    |               | 60.11           |                | TODO               |
|               | CRATHER_MATO     |               | 68 bits         | 0              | TODO               |
| PCS8G_DIGI_RX | X_UREVD_CLK      | Mux           |                 | rcvd_clk       | TODO               |
|               |                  |               | • rcvd_clk      |                |                    |
|               |                  |               | • tx_pma        |                |                    |
| DGG0G         | V. O.B. GV.      | 7.6           |                 |                | mon o              |
| PCS8G_DIGI_R2 | X_URD_CLK        | Mux           |                 | rx_clk         | TODO               |
|               |                  |               | • rx_clk        |                |                    |
|               |                  |               | • pld           |                |                    |
|               |                  |               |                 |                |                    |
|               |                  |               |                 | 0000           | ues on next nage   |

Table 9 – continued from previous page

| Name Instance                              | Type                | Values                                                                                                                                                                         | Default          | Documenta- |
|--------------------------------------------|---------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------|
|                                            | .,,,,,              | 1 4.4.5                                                                                                                                                                        | 2 0 10.0         | tion       |
| PCS8G_DIGI_RX_@EFCLK_                      | SEL ENBool          | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_(RE_BO_O                     |                     | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_(RD)NLENG                    |                     | 00-7f                                                                                                                                                                          | 0                | TODO       |
| PCS8G_DIGI_RX_(\$\forall V\)_DESH          |                     | EiNf                                                                                                                                                                           | f                | TODO       |
| PCS8G_DIGI_RX_(\$\vert \textbf{W}_PC_V     |                     | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_ <b>(\$</b> - <b>W</b> _RM_1 | RDCLK_KGATING_EN    | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_ <b>(\$</b> W_RM_\)          | WRCLKBGATING_EN     | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_(\$\mathbf{Y}MBOL            | _SWAP_ <b>E</b> obl | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_ŒEST_BU                      | S_SEL Mux           | <ul> <li>prbs_bist</li> <li>tx</li> <li>tx_ctrl_plar</li> <li>wa</li> <li>deskew</li> <li>rm</li> <li>rx_ctrl</li> <li>pcie_ctrl</li> <li>rx_ctrl_plar</li> <li>agg</li> </ul> |                  | TODO       |
| PCS8G_DIGI_RX_0/ALID_M                     | ASK E <b>B</b> ool  | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_0W2A_BOU                     |                     |                                                                                                                                                                                | auto_align_pld_c |            |
|                                            |                     | <ul> <li>auto_align_</li> <li>sync_sm</li> <li>de- terminis- tic_latency</li> <li>bit_slip</li> </ul>                                                                          |                  |            |
| PCS8G_DIGI_RX_0W2A_CLK                     | _SLIP_SRAGING       | 000-3ff                                                                                                                                                                        | 0                | TODO       |
| PCS8G_DIGI_RX_0A2A_CLO                     | CK_GATBNG_EN        | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_0A2A_DET_                    |                     | TUS                                                                                                                                                                            | delayed          | TODO       |
|                                            |                     | delayed     immediate                                                                                                                                                          |                  |            |
| PCS8G_DIGI_RX_0W2A_DISP                    |                     | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_0W2A_KCH.                    | AR_EN Bool          | t/f                                                                                                                                                                            | f                | TODO       |
| PCS8G_DIGI_RX_0W2A_PD                      | Ram                 | 43 bits                                                                                                                                                                        | 0                | TODO       |

Table 9 – continued from previous page

|                 |                   | bie 9 – continued  |              |                 |                    |
|-----------------|-------------------|--------------------|--------------|-----------------|--------------------|
| Name            | Instance          | Type               | Values       | Default         | Documenta-<br>tion |
| PCS8G_DIGI_RX_  | OW2A_PLD_CONT     | RMILLED            |              | level_sensitive | TODO               |
|                 |                   |                    | •            |                 |                    |
|                 |                   |                    | level_sensit | ive             |                    |
|                 |                   |                    | •            |                 |                    |
|                 |                   |                    | pid_ctrl_sw  |                 |                    |
|                 |                   |                    | • ris-       |                 |                    |
|                 |                   |                    | ing_edge_se  | ensitive        |                    |
| PCS8G_DIGI_RX_  |                   | CRAL               | 38 bits      | 0               | TODO               |
| PCS8G_DIGI_RX_  | OW2R_CLK          | Mux                |              | rx_clk2         | TODO               |
|                 |                   |                    | • rx_clk2    |                 |                    |
|                 |                   |                    | • tx-        |                 |                    |
|                 |                   |                    | fifo_rd_clk  |                 |                    |
| PCS8G_DIGI_TX   | ®-18210B DISP CT  | `R <b>W</b> ux     |              | off             | TODO               |
|                 |                   |                    | • off        |                 |                    |
|                 |                   |                    | • on_ib      |                 |                    |
|                 |                   |                    | • on         |                 |                    |
| Dagged Digi mi  |                   |                    |              |                 | mon o              |
| PCS8G_DIGI_TX_  | (8) HB TOB_ENCODE | EKMux              | œ            | off             | TODO               |
|                 |                   |                    | • off        |                 |                    |
|                 |                   |                    | • ibm        |                 |                    |
|                 |                   |                    | • sgx        |                 |                    |
| PCS8G_DIGI_TX   | RURIOR ENCODE     | RMINPLIT           |              | xaui_sm         | TODO               |
| Tesoc_bioi_fix_ | WIZTOD_LITEODI    | AN <u>u</u> Mi O I | • xaui_sm    | Xuui_Siii       | TODO               |
|                 |                   |                    | • nor-       |                 |                    |
|                 |                   |                    | mal_data_p   | ath             |                    |
|                 |                   |                    | •            |                 |                    |
|                 |                   |                    | gige_idle_c  | onversion       |                    |
| PCS8G_DIGI_TX_  | OAGIC BLOCK S     | E <b>M</b> ux      |              | same            | TODO               |
| 2222_2101_171_  | 00                |                    | • same       |                 |                    |
|                 |                   |                    | • other      |                 |                    |
|                 |                   |                    | -            |                 |                    |
| PCS8G_DIGI_TX_  |                   |                    | t/f          | f               | TODO               |
| PCS8G_DIGI_TX_  | (BB2ST_GEN        | Mux                |              | disable         | TODO               |
|                 |                   |                    | • disable    |                 |                    |
|                 |                   |                    | • incremen-  |                 |                    |
|                 |                   |                    | tal<br>· ·   |                 |                    |
|                 |                   |                    | • cjpat      |                 |                    |
|                 |                   |                    | • crpat      |                 |                    |
| PCS8G_DIGI_TX_  | _                 | Bool               | t/f          | f               | TODO               |
| PCS8G_DIGI_TX_  |                   |                    | t/f          | f               | TODO               |
| PCS8G_DIGI_TX_  |                   |                    | t/f          | f               | TODO               |
| PCS8G_DIGI_TX_  |                   |                    | t/f          | f               | TODO               |
| PCS8G_DIGI_TX_  |                   |                    | t/f          | f               | TODO               |
| PCS8G_DIGI_TX_  | ©C_DISPARITY      | _ENotol            | t/f          | f               | TODO               |
|                 |                   |                    |              |                 | iae on navt naga   |

Table 9 – continued from previous page

| Manaa                       | Inatanaa                               | T                                          | Values                                                                         | Defecult               | Desuments  |
|-----------------------------|----------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------|------------------------|------------|
| Name                        | Instance                               | Туре                                       | Values                                                                         | Default                | Documenta- |
|                             |                                        |                                            | 000.10                                                                         |                        | tion       |
|                             | _@D_PATTERN                            | Ram                                        | 000-1ff                                                                        | 0                      | TODO       |
|                             |                                        | CBKo_6IWITCH_EN                            | t/f                                                                            | f                      | TODO       |
|                             | _ <b>JF-12</b> FORD_CLOCI              |                                            | t/f                                                                            | f                      | TODO       |
|                             | _ <b>0F12</b> FOWR_CLOC                |                                            | t/f                                                                            | f                      | TODO       |
| PCS8G_DIGI_TX               | _ <b>JFO</b> RCE_ECHAR                 | _ <b>B</b> Mol                             | t/f                                                                            | f                      | TODO       |
| PCS8G_DIGI_TX               | _ <b>JF:O</b> RCE_KCHAR                | _BNol                                      | t/f                                                                            | f                      | TODO       |
| PCS8G_DIGI_TX               | _0G2_FREQUENC                          | Y <u>M</u> SACALING                        |                                                                                | off                    | TODO       |
|                             |                                        |                                            | <ul> <li>off</li> </ul>                                                        |                        |            |
|                             |                                        |                                            | • on                                                                           |                        |            |
|                             |                                        |                                            |                                                                                |                        |            |
| PCS8G_DIGI_TX               | <b>0-2</b> OPBACK                      | Bool                                       | t/f                                                                            | f                      | TODO       |
|                             | _<br>_ <b>0</b> P <b>:2</b> FIFO_URST_ | E <b>N</b> Rool                            | t/f                                                                            | f                      | TODO       |
|                             |                                        |                                            | t/f                                                                            | f                      | TODO       |
|                             | OPEIASE_COMPE                          |                                            |                                                                                | normal_latency         | TODO       |
| 1 0000_D101_17              |                                        |                                            | • nor-                                                                         |                        | 1020       |
|                             |                                        |                                            | mal_latency                                                                    | ,                      |            |
|                             |                                        |                                            | mai_tatency                                                                    |                        |            |
|                             |                                        |                                            | nid atrl no                                                                    | rmal_latency           |            |
|                             |                                        |                                            | piu_cui_iioi                                                                   | mai_ratency            |            |
|                             |                                        |                                            | love lotomor                                                                   |                        |            |
|                             |                                        |                                            | low_latency                                                                    |                        |            |
|                             |                                        |                                            |                                                                                | . 1.4                  |            |
|                             |                                        |                                            | pid_ctrl_lov                                                                   | v_ratency              |            |
|                             |                                        |                                            | • regis-                                                                       |                        |            |
|                             |                                        |                                            | ter_fifo                                                                       |                        |            |
|                             |                                        |                                            |                                                                                |                        |            |
| 2000 2101 21                |                                        |                                            |                                                                                |                        |            |
| PCS8G_DIGI_TX               | _OPEIFIFO_REFCL                        | K <u>M</u> RıxSEL                          |                                                                                | refclk                 | TODO       |
| PCS8G_DIGI_TX               | C_OP-PAFIFO_REFCL                      | K <u>M</u> Bı <u>x</u> SEL                 | • refclk                                                                       | refclk                 | TODO       |
| PCS8G_DIGI_TX               | <b>Ç@Ð</b> FIFO_REFCL                  | K <u>Mar</u> SEL                           | • refclk<br>• tx_pma                                                           | refclk                 | TODO       |
|                             |                                        |                                            |                                                                                |                        |            |
|                             | _OPEFIFO_REFCL                         |                                            | • tx_pma                                                                       | refclk                 | TODO       |
|                             |                                        |                                            | • tx_pma • pld                                                                 |                        |            |
|                             |                                        |                                            | • tx_pma                                                                       |                        |            |
| PCS8G_DIGI_TX               | <b>_⊕</b> ∃FIFO_WRITE                  | _ <b>@luk</b> _SEL                         | <ul><li>tx_pma</li><li>pld</li><li>tx_clk</li></ul>                            | pld                    | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk                                                       | pld                    | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>@luk</b> _SEL                         | • tx_pma  • pld • tx_clk                                                       | pld                    | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk                                                       | pld                    | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk  t/f  DN                                              | pld                    | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk  t/f  DN • individual                                 | pld<br>f<br>individual | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk  t/f  DN • individual • bun-                          | pld<br>f<br>individual | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk  t/f  DN • individual • bun-                          | pld<br>f<br>individual | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk  t/f  DN  • individual • bundled_master               | pld<br>f<br>individual | TODO       |
| PCS8G_DIGI_TX               | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk  t/f  DN  • individual • bundled_master               | pld<br>f<br>individual | TODO       |
| PCS8G_DIGI_TX PCS8G_DIGI_TX | <b>_0P-2</b> IFIFO_WRITE               | _ <b>©/LiK</b> _SEL<br>N <b>B</b> _©©MP_EN | • tx_pma  • pld • tx_clk  t/f  DN  • individual • bundled_master • slave_above | pld<br>f<br>individual | TODO       |

Table 9 – continued from previous page

| Name           | Instance                | Type                            | Values                                                                                           | Default                                     | Documenta-   |
|----------------|-------------------------|---------------------------------|--------------------------------------------------------------------------------------------------|---------------------------------------------|--------------|
|                |                         |                                 |                                                                                                  |                                             | tion         |
| PCS8G_DIGI_TX  | C_ΦZANE_BONDII          | N <b>©∆</b> I©CONSUMPTIÓ        | <ul> <li>individual</li> <li>bundled_master</li> <li>slave_above</li> <li>slave_below</li> </ul> |                                             | TODO         |
| PCS8G DIGI TX  | BONDII                  | NG OMASTER                      | t/f                                                                                              | f                                           | TODO         |
| PCS8G_DIGI_TX  |                         | Num                             | • 8<br>• 10<br>• 16<br>• 20                                                                      | 8                                           | TODO         |
| PCS8G DIGI TX  | _ <b>@</b> ARITY_INV    | ERSJON EN                       | t/f                                                                                              | f                                           | TODO         |
|                |                         |                                 | t/f                                                                                              | f                                           | TODO         |
| PCS8G_DIGI_TX  |                         | Mux                             | prbs_lf_dw_ prbs_23_sw prbs_15 prbs_31                                                           | v_hf_sw<br>hf_dw_lf_sw<br>_mf_sw<br>v_mf_dw | TODO         |
|                | _©-YMBOL_SWAF           |                                 | t/f                                                                                              | f                                           | TODO         |
|                | _CFXCLK_FREERU          |                                 | t/f                                                                                              | f                                           | TODO         |
| PCS8G_DIGI_17  | _CFXPCS_URST_E          | Bool                            | t/f<br>t/f                                                                                       | f<br>f                                      | TODO<br>TODO |
| PCS8G_MDIO_D   |                         | Bool                            | t/f                                                                                              | f                                           | TODO         |
|                | TB-2TOP_DESERIA         |                                 | t/f                                                                                              | f                                           | TODO         |
|                | ΤΒ <u>-</u> ΔΤΟΡ_ERROR_ |                                 | W I                                                                                              | edb                                         | TODO         |
| resoc_in b_iiv | 12_1                    |                                 | • edb<br>• pad                                                                                   | cus                                         |              |
|                |                         | ROMO <u>o</u> REPORTING         |                                                                                                  | f                                           | TODO         |
|                |                         | Γ <b>Β</b> δ <u>o</u> RST_TOGGL |                                                                                                  | f                                           | TODO         |
|                | TB-2TOP_RPRE_E          |                                 | 30 bits                                                                                          | 0                                           | TODO         |
|                | TB-2TOP_RVOD_S          |                                 | 30 bits                                                                                          | 0                                           | TODO         |
| PCS8G PIPE IN  | Γ <b>Β</b> -2TOP_RXDETE | CBToODYPASS_EN                  | t/f                                                                                              | f                                           | TODO         |
|                | TB-2TOP_RX_PIPE         |                                 | t/f                                                                                              | f                                           | TODO         |

Table 9 – continued from previous page

| Name          | Instance                    | Туре                    | Values                      | Default | Documenta- |
|---------------|-----------------------------|-------------------------|-----------------------------|---------|------------|
| T tall to     | motarioo                    | .,,,,,                  | - Cardoo                    | Boladii | tion       |
| PCS8G_PIPE_IN | TB-2TOP_TXSWIN              | GBEN                    | t/f                         | f       | TODO       |
|               | TB-TOP_TX_PIPE              |                         | t/f                         | f       | TODO       |
|               | ISQLATION_EN                |                         | t/f                         | f       | TODO       |
|               | TB-2TOP_ELECIDI             |                         | 0-7                         | 0       | TODO       |
|               | TB-2TOP_PHY_STA             |                         | 0-7                         | 0       | TODO       |
|               | UQ-72_BROADCAS              |                         | t/f                         | f       | TODO       |
| PLD_PCS_IF_BA |                             | Ram                     | 000-7ff                     |         | TODO       |
| PLD PCS MDIC  |                             | Bool                    | t/f                         | f       | TODO       |
|               | <br>_ <b>D</b> _ES_FORCE_EN | Bool                    | t/f                         | f       | TODO       |
|               | RO-ESOLATION_E              |                         | t/f                         | f       | TODO       |
|               | WLT BROADCAS                |                         | t/f                         | f       | TODO       |
| PMA_PCS_IF_B  | _                           | Ram                     | 000-7ff                     |         | TODO       |
| PMA_PCS_MDIG  |                             | Bool                    | t/f                         | f       | TODO       |
|               | DODAS_FORCE_EN              | Bool                    | t/f                         | f       | TODO       |
|               | ER-2SOLATION_F              |                         | t/f                         | f       | TODO       |
| RX_PCS_PLD_II | PCS_SIDE_BLO                | C <b>KI<u>u</u>s</b> EL |                             | default | TODO       |
|               |                             | _                       | <ul> <li>default</li> </ul> |         |            |
|               |                             |                         | • pcs8g                     |         |            |
|               |                             |                         |                             |         |            |
| RX_PCS_PLD_S  | IDDE2_DATA_SRC              | Mux                     |                             | pld     | TODO       |
|               |                             |                         | • pld                       |         |            |
|               |                             |                         | • b_hip                     |         |            |
|               |                             |                         |                             |         |            |
| RX_PCS_PMA_I  | F0-2                        | Mux                     |                             | default | TODO       |
|               |                             |                         | <ul> <li>default</li> </ul> |         |            |
|               |                             |                         | • pcs8g                     |         |            |
|               |                             |                         |                             |         |            |
| RX_PCS_PMA_I  | F <u>0</u> €2LKSLIP_SEL     | Mux                     |                             | pld     | TODO       |
|               |                             |                         | • pld                       |         |            |
|               |                             |                         | •                           |         |            |
|               |                             |                         | slip_pcs8g                  |         |            |
| TV DCC DID C  | IDICADATA CDC               | M                       |                             | 1.1     | TODO       |
| TX_PCS_PLD_S  | IDEZDATA_SKC                | Mux                     | a mld                       | pld     | 1000       |
|               |                             |                         | • pld                       |         |            |
|               |                             |                         | • b_hip                     |         |            |
| TX_PCS_PMA_I  | EUBI OCK SEI                | Mux                     |                             | default | TODO       |
| IA_FCS_FMA_I  | L'OBLOCK_SEL                | IVIUA                   | default                     | uciauit | 1000       |
|               |                             |                         | • pcs8g                     |         |            |
|               |                             |                         | pesog                       |         |            |
|               |                             |                         |                             |         |            |

#### 2.3.13 HIP

The PCIe Hard-IP blocks control the PCIe interfaces of the FPGA.

TODO: everything

| Name          | Instance       | Туре           | Values                | Default         | Documenta-<br>tion |
|---------------|----------------|----------------|-----------------------|-----------------|--------------------|
| BIST MEMORY   | _SETTINGS_DATA | A Ram          | 75 bits               | 0               | TODO               |
| BRIDGE_66MHZ  |                | Bool           | t/f                   | f               | TODO               |
| BR_RCB        | _              | Mux            |                       | ro              | TODO               |
|               |                |                | • ro                  |                 |                    |
|               |                |                | • rw                  |                 |                    |
|               |                |                |                       |                 |                    |
| BYPASS_CDC    |                | Bool           | t/f                   | f               | TODO               |
| BY-           |                | Bool           | t/f                   | f               | TODO               |
| PASS_CLK_SWI  | TCH            |                |                       |                 |                    |
| BYPASS_TL     |                | Bool           | t/f                   | f               | TODO               |
| CDC_CLK_REL   | ATION          | Mux            | 41                    | plesiochronous  | TODO               |
| CDC_CER_REE   | 111011         | WIGA           | • ple-                | presidentionous | TODO               |
|               |                |                | siochronous           |                 |                    |
|               |                |                | • Siocinonous         |                 |                    |
|               |                |                | mesochrono            | 110             |                    |
|               |                |                | mesocinono            | ous             |                    |
| CDC DUMMY I   | NSERT_LIMIT_D  | A <b>TRA</b> m | 0-f                   | 0               | TODO               |
|               | ABLE_CLK_SWIT  |                | 0.1                   | core_clk_out    | TODO               |
| CORE_CER_DIS  | ABEE_CER_5WII  | GIRGA          | •                     | core_cik_out    | TODO               |
|               |                |                | core_clk_ou           | ıf              |                    |
|               |                |                | • pld_clk             |                 |                    |
|               |                |                | pia_cik               |                 |                    |
| CORE_CLK_DIV  | IDFR           | Num            |                       | 4               | TODO               |
| CORE_CER_DIV  | IDLK           | Tuili          | • 1-2                 | 7               | TODO               |
|               |                |                | • 4                   |                 |                    |
|               |                |                | • 8                   |                 |                    |
|               |                |                | • 16                  |                 |                    |
|               |                |                | 10                    |                 |                    |
| CORE_CLK_OU   | L CEI          | Mux            |                       | div_1           | TODO               |
| CORL_CLK_OU   | I_SEL          | WIUX           | • div_1               | div_i           | TODO               |
|               |                |                | • div_1               |                 |                    |
|               |                |                | uiv_2                 |                 |                    |
| CORE_CLK_SEI  |                | Mux            |                       | core_clk_out    | TODO               |
| COKL_CLK_SEL  | 4              | IVIUA          | •                     | core_cik_out    | 1000               |
|               |                |                | core all or           | ıf              |                    |
|               |                |                | core_clk_ou • pld_clk |                 |                    |
|               |                |                | - piu_cik             |                 |                    |
| CORE_CLK_SOU  | IRCE           | Mux            |                       | pll_fixed_clk   | TODO               |
| COKE_CEK_SO   | JICE           | IVIUA          | .                     | pii_iixcu_cik   | 1000               |
|               |                |                | pll_fixed_cl          | k               |                    |
|               |                |                | pii_iixcu_ci          | N.              |                    |
|               |                |                | core_clk_in           |                 |                    |
|               |                |                | • pclk_in             |                 |                    |
|               |                |                | peik_iii              |                 |                    |
| CVP_CLK_RESE  | T              | Bool           | t/f                   | f               | TODO               |
| C 11 CLK_KESE | 11             | D001           | W 1                   |                 | les on next page   |

Table 10 – continued from previous page

| Name                 | Instance                            | Type            | d from previous pa                 | Default       | Documenta-       |
|----------------------|-------------------------------------|-----------------|------------------------------------|---------------|------------------|
|                      |                                     | Турс            |                                    | Delauit       | tion             |
| CVP_DATA_CO          |                                     | Bool            | t/f                                | f             | TODO             |
| CVP_DATA_ENG         |                                     | Bool            | t/f                                | f             | TODO             |
| CVP_ISOLATIO         |                                     | Bool            | t/f                                | f             | TODO             |
| CVP_MODE_RE          | SET                                 | Bool            | t/f                                | f             | TODO             |
| CVP_RATE_SEL         |                                     | Mux             | • full_rate • half_rate            | full_rate     | TODO             |
| DE-<br>VICE_NUMBER   | DATA                                | Ram             | 00-1f                              | 0             | TODO             |
| DEVSELTIM            |                                     | Mux             | fast_devsel_ medium_de slow_devsel | vsel_decoding | in <b>i</b> gODO |
| DIS-<br>ABLE_AUTO_C  | RS                                  | Bool            | t/f                                | f             | TODO             |
| DIS-<br>ABLE_CLK_SW  |                                     | Bool            | t/f                                | f             | TODO             |
| DIS-<br>ABLE_LINK_X2 |                                     | Bool            | t/f                                | f             | TODO             |
| DIS-<br>ABLE_TAG_CH  | ECK                                 | Bool            | t/f                                | f             | TODO             |
| EI_DELAY_POW         | ERDOWN_COUN                         | T <u>R</u> DATA | 00-ff                              | 0             | TODO             |
| EN-                  | R_HALF_RATE_M                       | Bool            | t/f                                | f             | TODO             |
| EN-<br>ABLE_CH01_PC  | LK_OUT                              | Mux             | • pclk_ch0 • pclk_ch1              | pclk_ch0      | TODO             |
| EN-<br>ABLE_CH0_PCI  | K_OUT                               | Mux             | pclk_central pclk_ch01             | pclk_central  | TODO             |
| EN-<br>ABLE RX BUF   | FER_CHECKING                        | Bool            | t/f                                | f             | TODO             |
| EN-<br>ABLE_RX_REO   |                                     | Bool            | t/f                                | f             | TODO             |
| FASTB2BCAP           |                                     | Bool            | t/f                                | f             | TODO             |
| FC_INIT_TIMER        | DATA                                | Ram             | 000-7ff                            | 0             | TODO             |
|                      | L_TIMEOUT_CO                        |                 | 00-ff                              | 0             | TODO             |
|                      | L_UPDATE_COU                        |                 | 00-1f                              | 0             | TODO             |
|                      | = _ = _ = _ = = _ = = _ = = = = = = |                 | -                                  | o o o tino    |                  |

Table 10 – continued from previous page

| Name Instance                     | Type | Values                                                                                                       | Default  | Documenta-<br>tion |
|-----------------------------------|------|--------------------------------------------------------------------------------------------------------------|----------|--------------------|
| GEN12_LANE_RATE_MODE              | Mux  | • gen1<br>• gen1_gen                                                                                         | gen1     | TODO               |
| HARD_RESET_BYPASS                 | Bool | t/f                                                                                                          | f        | TODO               |
| IEI_ENABLE_SETTINGS               | Mux  | <ul> <li>disabled</li> <li>disable_iei_l</li> <li>gen2_infe</li> <li>gen2_infe</li> <li>gen2_infe</li> </ul> | disabled | TODO               |
| JTAG_ID_DATA                      | Ram  | 128 bits                                                                                                     | 0        | TODO               |
| L01_ENTRY_LATENCY_DATA            | Ram  | 00-1f                                                                                                        | 0        | TODO               |
| LANE_MASK                         | Mux  | • x8<br>• x1<br>• x2<br>• x4                                                                                 | x8       | TODO               |
| LAT-<br>TIM_RO_DATA               | Ram  | 00-7f                                                                                                        | 0        | TODO               |
| MDIO_CB_OPBIT_ENABLE              | Bool | t/f                                                                                                          | f        | TODO               |
| MEMWRINV                          | Mux  | • ro<br>• rw                                                                                                 | ro       | TODO               |
| MILLISEC-<br>OND_CYCLE_COUNT_DATA | Ram  | 20 bits                                                                                                      | 0        | TODO               |
| MULTI_FUNCTION                    | Num  | • 1-8                                                                                                        | 1        | TODO               |
| NA-<br>TIONAL_INST_THRU_ENHANCI   | Bool | t/f                                                                                                          | f        | TODO               |

Table 10 – continued from previous page

| Name          | Instance        | Туре           | Values                      | Default       | Documenta- |
|---------------|-----------------|----------------|-----------------------------|---------------|------------|
| Ivanic        | mstarioc        | Турс           | values                      | Delault       | tion       |
| PCIE_MODE     |                 | Mux            |                             | an nativa     | TODO       |
| FCIE_MODE     |                 | IVIUX          | • an mativa                 | ep_native     | 1000       |
|               |                 |                | • ep_native                 |               |            |
|               |                 |                | <ul><li>ep_legacy</li></ul> |               |            |
|               |                 |                | • rp                        |               |            |
|               |                 |                | • sw_up                     |               |            |
|               |                 |                | • sw_dn                     |               |            |
|               |                 |                | <ul> <li>bridge</li> </ul>  |               |            |
|               |                 |                | •                           |               |            |
|               |                 |                | switch_mod                  | le            |            |
|               |                 |                | •                           |               |            |
|               |                 |                | shared_mod                  | le            |            |
|               |                 |                |                             |               |            |
| PCIE_SPEC_1P0 | COMPLIANCE      | Mux            |                             | spec_1p0a     | TODO       |
|               |                 |                | •                           |               |            |
|               |                 |                | spec_1p0a                   |               |            |
|               |                 |                | • spec_1p1                  |               |            |
|               |                 |                | ~rr-                        |               |            |
| PCLK_OUT_SEL  |                 | Mux            |                             | core_clk_en   | TODO       |
| 10211_001_021 |                 | 171471         | •                           | 0010_0111_011 | 1020       |
|               |                 |                | core_clk_er                 |               |            |
|               |                 |                | • pclk_out                  | •             |            |
|               |                 |                | peik_out                    |               |            |
| PIPEX1_DEBUG  | SEL             | Bool           | t/f                         | f             | TODO       |
| PLNIOTRI_GAT  | <u> </u>        | Bool           | t/f                         | f             | TODO       |
| PORT_LINK_NU  | MBER_DATA       | Ram            | 00-ff                       | 0             | TODO       |
| REGIS-        |                 | Bool           | t/f                         | f             | TODO       |
| TER_PIPE_SIGN | ALS             |                |                             |               |            |
|               |                 | ARRADRESS_DATA | 00-ff                       | 0             | TODO       |
|               | <br>_MEMORY_SET |                | 0000-ffff                   | 0             | TODO       |
| RSTC-         |                 | Ram            | 20 bits                     | 0             | TODO       |
| TRL_1MS_COU   | T_FREF_CLK_V    | ALUE           |                             |               |            |
| RSTC-         |                 | Ram            | 20 bits                     | 0             | TODO       |
| TRL_1US_COUN  | T_FREF_CLK_VA   |                |                             |               |            |
| RSTC-         | <u> </u>        | Bool           | t/f                         | f             | TODO       |
| TRL_ALTPE2_C  | RST_N_INV       |                |                             |               |            |
| RSTC-         |                 | Bool           | t/f                         | f             | TODO       |
| TRL_ALTPE2_R  | ST_N_INV        |                |                             |               |            |
| RSTC-         |                 | Bool           | t/f                         | f             | TODO       |
| TRL_ALTPE2_SE | RST_N_INV       |                |                             |               |            |
| RSTC-         |                 | Bool           | t/f                         | f             | TODO       |
| TRL_DEBUG_E   | 1               |                |                             |               |            |
| RSTC-         |                 | Bool           | t/f                         | f             | TODO       |
| TRL_FORCE_IN  | ACTIVE_RST      |                |                             |               |            |

Table 10 – continued from previous page

| Name                                                                    | Instance       | Туре          | Values       | Default      | Documenta- |
|-------------------------------------------------------------------------|----------------|---------------|--------------|--------------|------------|
|                                                                         |                | .,,,,         |              | Doladit      | tion       |
| RSTC-                                                                   |                | Mux           |              | disabled     | TODO       |
| TRL_FREF_CLK                                                            | SELECT         | IVIUA         | disabled     | disabica     | 1000       |
| INL_INEF_CLN                                                            | LOULUCI        |               | • ch0_sel    |              |            |
|                                                                         |                |               |              |              |            |
|                                                                         |                |               | • ch1_sel    |              |            |
|                                                                         |                |               | • ch2_sel    |              |            |
|                                                                         |                |               | • ch3_sel    |              |            |
|                                                                         |                |               | • ch4_sel    |              |            |
|                                                                         |                |               | • ch5_sel    |              |            |
|                                                                         |                |               | • ch6_sel    |              |            |
|                                                                         |                |               | • ch7_sel    |              |            |
|                                                                         |                |               | • ch8_sel    |              |            |
|                                                                         |                |               | • ch9_sel    |              |            |
|                                                                         |                |               | • ch10_sel   |              |            |
|                                                                         |                |               | • ch11_sel   |              |            |
|                                                                         |                |               |              |              |            |
| RSTC-                                                                   |                | Mux           |              | hard_rst_ctl | TODO       |
| TRL_HARD_BL                                                             | OCK ENABLE     |               | •            |              |            |
|                                                                         |                |               | hard_rst_ctl |              |            |
|                                                                         |                |               | •            |              |            |
|                                                                         |                |               | pld_rst_ctl  |              |            |
|                                                                         |                |               | pid_ist_cti  |              |            |
| RSTC-                                                                   |                | Mux           |              | hip_not_ep   | TODO       |
|                                                                         |                | With          |              | inp_not_cp   | TODO       |
|                                                                         |                |               | hin not en   |              |            |
|                                                                         |                |               |              |              |            |
|                                                                         |                |               | inp_cp       |              |            |
| DCTC                                                                    |                | Rool .        | t/f          | f            | TODO       |
|                                                                         | SARI F         | DOOL          | V1           | 1            | TODO       |
|                                                                         |                | Muy           |              | disabled     | TODO       |
|                                                                         | DIT TOCK SEL   |               | • disabled   | disabica     | 1000       |
| INL_WASK_IA                                                             | LI LL_LOCK_SEL | LCI           |              |              |            |
|                                                                         |                |               |              |              |            |
|                                                                         |                |               | • cn4_sei    |              |            |
|                                                                         |                |               | -1.4.10 1    |              |            |
|                                                                         |                |               | cn4_10_sel   |              |            |
| DOTTO                                                                   |                | 7.6           |              | 1, 1, 1, 1   | TODO       |
|                                                                         | DOME GET EGE   | Mux           |              | disabled     | TODO       |
| TRL_OFF_CAL_                                                            | DONE_SELECT    |               |              |              |            |
|                                                                         |                |               |              |              |            |
|                                                                         |                |               | • ch01_out   |              |            |
|                                                                         |                |               | •            |              |            |
|                                                                         |                |               | ch0123_out   |              |            |
|                                                                         |                |               | •            |              |            |
|                                                                         |                |               | ch0123_567   | 78_out       |            |
|                                                                         |                |               |              |              |            |
| RSTC-<br>TRL_LTSSM_DI<br>RSTC-<br>TRL_MASK_TX_<br>RSTC-<br>TRL_OFF_CAL_ | _PLL_LOCK_SEL  | Bool  Mux ECT | •            |              | TODO TODO  |

Table 10 – continued from previous page

| Name                  | Instance     | Type  | Values                                                               | Default    | Documenta- |
|-----------------------|--------------|-------|----------------------------------------------------------------------|------------|------------|
|                       | 7.5          | 7 5-5 |                                                                      |            | tion       |
| RSTC-<br>TRL_OFF_CAL  | EN_SELECT    | Mux   | • disabled<br>• ch0_out<br>• ch01_out<br>• ch0123_out<br>• ch0123_56 |            | TODO       |
| RSTC-<br>TRL_PERSTN_S | SELECT       | Mux   | • per-<br>stn_pin<br>• per-<br>stn_pld                               | perstn_pin | TODO       |
| RSTC-<br>TRL_PERST_EN | JABLE        | Mux   | • level • neg_edge                                                   | level      | TODO       |
| RSTC-<br>TRL_PLD_CLR  |              | Bool  | t/f                                                                  | f          | TODO       |
| RSTC-<br>TRL_RX_PCS_F | RST_N_INV    | Bool  | t/f                                                                  | f          | TODO       |
| RSTC-<br>TRL_RX_PCS_F | RST_N_SELECT | Mux   | • disabled<br>• ch0_out<br>• ch01_out<br>• ch0123_out<br>• ch0123456 | 78_out     | TODO       |

Table 10 – continued from previous page

| Name                | Instance       | Туре       | Values                                                      | Default     | Documenta- |
|---------------------|----------------|------------|-------------------------------------------------------------|-------------|------------|
|                     |                |            |                                                             |             | tion       |
| RSTC-               |                | Mux        |                                                             | disabled    | TODO       |
| TRL_RX_PLL          | _FREQ_LOCK_SEL | ECT        | <ul><li>disabled</li><li>ch0_sel</li><li>ch01_sel</li></ul> |             |            |
|                     |                |            | ch0123_se                                                   | 1           |            |
|                     |                |            | ch0123_56                                                   |             |            |
|                     |                |            | ch0123_56                                                   | 578_phs_sel |            |
|                     |                |            | ch01_phs_                                                   |             |            |
|                     |                |            | ch0_phs_s                                                   | el          |            |
| RSTC-<br>TRL_RX_PLL | _LOCK_SELECT   | Mux        | <ul><li>disabled</li><li>ch0_sel</li><li>ch01_sel</li></ul> | disabled    | TODO       |
|                     |                |            | ch0123_se<br>ch0123_56                                      |             |            |
| RSTC-<br>TRL_RX_PM  | A_RSTB_CMU_SEL | Mux<br>ECT | • disabled                                                  | disabled    | TODO       |
|                     |                |            | ch1cmu_se                                                   | e <b>l</b>  |            |
|                     |                |            | ch4cmu_se                                                   |             |            |
|                     |                |            | ch4_10cm                                                    | u_sel       |            |
| RSTC-<br>TRL_RX_PM  | A_RSTB_INV     | Bool       | t/f                                                         | f           | TODO       |
| RSTC-<br>TRL_RX_PM  | A_RSTB_SELECT  | Mux        | <ul><li>disabled</li><li>ch0_out</li><li>ch01_out</li></ul> | disabled    | TODO       |
|                     |                |            | ch0123_ou                                                   |             |            |
|                     |                |            | ch0123456                                                   | 578_10_out  |            |

Table 10 – continued from previous page

| Name                  | Instance | Туре | Values                                                                                     | Default  | Documenta-<br>tion |
|-----------------------|----------|------|--------------------------------------------------------------------------------------------|----------|--------------------|
| RSTC-<br>TRL_TIMER_A_ | ТҮРЕ     | Mux  | <ul> <li>disabled</li> <li>milli_secs</li> <li>mi-cro_secs</li> <li>fref_cycles</li> </ul> | disabled | TODO               |
| RSTC-<br>TRL_TIMER_A_ | VALUE    | Ram  | 00-ff                                                                                      | 0        | TODO               |
| RSTC-<br>TRL_TIMER_B_ |          | Mux  | <ul> <li>disabled</li> <li>milli_secs</li> <li>mi-cro_secs</li> <li>fref_cycles</li> </ul> | disabled | TODO               |
| RSTC-<br>TRL_TIMER_B_ | VALUE    | Ram  | 00-ff                                                                                      | 0        | TODO               |
| RSTC-<br>TRL_TIMER_C_ |          | Mux  | <ul><li>disabled</li><li>milli_secs</li><li>mi-cro_secs</li><li>fref_cycles</li></ul>      | disabled | TODO               |
| RSTC-<br>TRL_TIMER_C_ | VALUE    | Ram  | 00-ff                                                                                      | 0        | TODO               |
| RSTC-<br>TRL_TIMER_D_ |          | Mux  | <ul> <li>disabled</li> <li>milli_secs</li> <li>mi-cro_secs</li> <li>fref_cycles</li> </ul> | disabled | TODO               |
| RSTC-<br>TRL_TIMER_D_ | VALUE    | Ram  | 00-ff                                                                                      | 0        | TODO               |
| RSTC-<br>TRL_TIMER_E_ |          | Mux  | <ul> <li>disabled</li> <li>milli_secs</li> <li>mi-cro_secs</li> <li>fref_cycles</li> </ul> | disabled | TODO               |
| RSTC-<br>TRL_TIMER_E_ | VALUE    | Ram  | 00-ff                                                                                      | 0        | TODO               |

Table 10 – continued from previous page

| Name Instance              | Туре | Values                                                                                     | Default  | Documenta-<br>tion |
|----------------------------|------|--------------------------------------------------------------------------------------------|----------|--------------------|
| RSTC-<br>TRL_TIMER_F_TYPE  | Mux  | <ul> <li>disabled</li> <li>milli_secs</li> <li>mi-cro_secs</li> <li>fref_cycles</li> </ul> | disabled | TODO               |
| RSTC-<br>TRL_TIMER_F_VALUE | Ram  | 00-ff                                                                                      | 0        | TODO               |
| RSTC-<br>TRL_TIMER_G_TYPE  | Mux  | <ul> <li>disabled</li> <li>milli_secs</li> <li>mi-cro_secs</li> <li>fref_cycles</li> </ul> | disabled | TODO               |
| RSTC-<br>TRL_TIMER_G_VALUE | Ram  | 00-ff                                                                                      | 0        | TODO               |
| RSTC-<br>TRL_TIMER_H_TYPE  | Mux  | <ul><li>disabled</li><li>milli_secs</li><li>mi-cro_secs</li><li>fref_cycles</li></ul>      | disabled | TODO               |
| RSTC-<br>TRL_TIMER_H_VALUE | Ram  | 00-ff                                                                                      | 0        | TODO               |
| RSTC-<br>TRL_TIMER_I_TYPE  | Mux  | <ul> <li>disabled</li> <li>milli_secs</li> <li>mi-cro_secs</li> <li>fref_cycles</li> </ul> | disabled | TODO               |
| RSTC-<br>TRL_TIMER_I_VALUE | Ram  | 00-ff                                                                                      | 0        | TODO               |
| RSTC-<br>TRL_TIMER_J_TYPE  | Mux  | <ul> <li>disabled</li> <li>milli_secs</li> <li>mi-cro_secs</li> <li>fref_cycles</li> </ul> | disabled | TODO               |
| RSTC-<br>TRL_TIMER_J_VALUE | Ram  | 00-ff                                                                                      | 0        | TODO               |

Table 10 – continued from previous page

|                           |                | led from previous p          |           | Decuments  |
|---------------------------|----------------|------------------------------|-----------|------------|
| Name Instance             | Туре           | Values                       | Default   | Documenta- |
| 2000                      |                |                              |           | tion       |
| RSTC-                     | Mux            |                              | disabled  | TODO       |
| TRL_TX_CMU_PLL_LOCK_SEL   | ECT            | <ul> <li>disabled</li> </ul> |           |            |
|                           |                | • ch1_sel                    |           |            |
|                           |                | • ch4_sel                    |           |            |
|                           |                | •                            |           |            |
|                           |                | ch4_10_sel                   |           |            |
|                           |                |                              |           |            |
| RSTC-                     | Mux            |                              | disabled  | TODO       |
| TRL_TX_LC_PLL_LOCK_SELEC  | CT             | <ul> <li>disabled</li> </ul> |           |            |
|                           |                | • ch1_sel                    |           |            |
|                           |                | • ch7_sel                    |           |            |
|                           |                |                              |           |            |
| RSTC-                     | Mux            |                              | disabled  | TODO       |
| TRL_TX_LC_PLL_RSTB_SELEC  |                | disabled                     | aisaoica  | 1020       |
| TRE_TY_LC_T DE_ROTE_SELEC | 1              | • ch1_out                    |           |            |
|                           |                | • ch7_out                    |           |            |
|                           |                | - cii/_out                   |           |            |
| RSTC-                     | Bool           | t/f                          | f         | TODO       |
| TRL_TX_PCS_RST_N_INV      | 1001           | U1                           | 1         | 1000       |
| RSTC-                     | Mux            |                              | disabled  | TODO       |
| TRL_TX_PCS_RST_N_SELECT   | Witax          | disabled                     | disabled  | 1000       |
| TRE_TA_Tes_RST_N_SEELET   |                | • ch0_out                    |           |            |
|                           |                | • ch01_out                   |           |            |
|                           |                | • chor_out                   |           |            |
|                           |                | ch0123_ou                    |           |            |
|                           |                | C110123_0u                   | 4         |            |
|                           |                | 1.0122456                    | 70        |            |
|                           |                | ch0123456                    | δ_out     |            |
|                           |                | 1.0122.456                   | 70.10     |            |
|                           |                | ch0123456                    | /8_10_out |            |
| RSTC-                     | Bool           | t/f                          | f         | TODO       |
| TRL_TX_PMA_RSTB_INV       | BOOI           | V1                           | 1         | 1000       |
| RSTC-                     | Bool           | t/f                          | f         | TODO       |
|                           | DOOL           | 1/1                          | 1         | טעטו       |
| TRL_TX_PMA_\$YNCP_INV     | Marie          |                              | dical-1-1 | TODO       |
| RSTC-                     | Mux            |                              | disabled  | TODO       |
| TRL_TX_PMA_\$YNCP_SELECT  |                | • disabled                   |           |            |
|                           |                | • ch1_out                    |           |            |
|                           |                | • ch4_out                    |           |            |
|                           |                | •                            |           |            |
|                           |                | ch4_10_ou                    | t         |            |
|                           |                |                              |           |            |
| RXFRE-                    | Ram            | 20 bits                      | 0         | TODO       |
| QLK_CNT_DATA              |                |                              |           |            |
| RXFRE-                    | Bool           | t/f                          | f         | TODO       |
| QLK_CNT_EN                |                |                              |           |            |
| RX_CDC_ALMOST_FULL_DATA   |                | 0-f                          | 0         | TODO       |
| RX_L0S_COUNT_IDL_DATA     | Ram            | 00-ff                        | 0         | TODO       |
| RX_PTR0_NONPOSTED_DPRAM   | _              | 000-3ff                      | 0         | TODO       |
| RX_PTR0_NONPOSTED_DPRAM   | 1_MRIANin_DATA | 000-3ff                      | 0         | TODO       |

Table 10 – continued from previous page

|                                                              | ole 10 – continue |               | 0                |                      |
|--------------------------------------------------------------|-------------------|---------------|------------------|----------------------|
| Name Instance                                                | Туре              | Values        | Default          | Documenta-           |
|                                                              |                   |               |                  | tion                 |
| RX_PTR0_POSTED_DPRAM_MAX                                     | K_ <b>RDA</b> NTA | 000-3ff       | 0                | TODO                 |
| RX_PTR0_POSTED_DPRAM_MIN                                     | _IRAffiA          | 000-3ff       | 0                | TODO                 |
| SIN-                                                         | Ram               | 0-f           | 0                | TODO                 |
| GLE_RX_DETECT_DATA                                           |                   |               |                  |                      |
| SKP_INSERTION_CONTROL                                        | Bool              | t/f           | f                | TODO                 |
| SKP_OS_SCHEDULE_COUNT_DA                                     |                   | 000-7ff       | 0                | TODO                 |
| SLOT-                                                        | Mux               | 000 /11       | dy-              | TODO                 |
| CLK_CFG                                                      | With              | • dy-         | namic_slotelkefg | 1000                 |
| CER_EI G                                                     |                   | namic_slote   |                  |                      |
|                                                              |                   | name_siou     | ikeig            |                      |
|                                                              |                   | static_slotel | leafactf         |                      |
|                                                              |                   | static_stote  | Keigon           |                      |
|                                                              |                   |               | 1                |                      |
|                                                              |                   | static_slotel | kcigon           |                      |
| ar of programs                                               |                   | 10            |                  | mon o                |
| SLOT_REGISTER_EN                                             | Bool              | t/f           | f                | TODO                 |
| TEST-                                                        | Bool              | t/f           | f                | TODO                 |
| MODE_CONTROL                                                 |                   |               |                  |                      |
| TX_CDC_ALMOST_FULL_DATA                                      | Ram               | 0-f           | 0                | TODO                 |
| TX_L0S_ADJUST                                                | Bool              | t/f           | f                | TODO                 |
| TX_SWING_DATA                                                | Ram               | 00-ff         | 0                | TODO                 |
| USER ID DATA                                                 | Ram               | 0000-ffff     | 0                | TODO                 |
| USE_CRC_FORWARDING                                           | Bool              | t/f           | f                | TODO                 |
| VC0_CLK_ENABLE                                               | Bool              | t/f           | f                | TODO                 |
| VC0_RX_BUFFER_MEMORY_SET                                     |                   | 0000-ffff     | 0                | TODO                 |
| VC0_RX_FLOW_CTRL_COMPL_D                                     |                   | 000-fff       | 0                | TODO                 |
| VC0_RX_FLOW_CTRL_COMPL_H                                     |                   | 00-ff         | 0                | TODO                 |
| VC0_RX_FLOW_CTRL_NONPOST                                     |                   | 00-ff         | 0                | TODO                 |
| T —                                                          |                   |               |                  |                      |
| VC0_RX_FLOW_CTRL_NONPOST                                     |                   |               | 0                | TODO                 |
| VC0_RX_FLOW_CTRL_POSTED_I                                    | _                 | 000-fff       | 0                | TODO                 |
| VC0_RX_FLOW_CTRL_POSTED_I                                    |                   | 00-ff         | 0                | TODO                 |
| VC1_CLK_ENABLE                                               | Bool              | t/f           | f                | TODO                 |
| VC_ENABLE                                                    | Bool              | t/f           | f                | TODO                 |
| VSEC_CAP_DATA                                                | Ram               | 0-f           | 0                | TODO                 |
| VSEC_ID_DATA                                                 | Ram               | 0000-ffff     | 0                | TODO                 |
| ASPM_OPTIONAI0FTY                                            | Bool              | t/f           | f                | TODO                 |
| BAR0_64BIT_MEMI_7SPACE                                       | Bool              | t/f           | f                | TODO                 |
| BARO_IO_SPACE 0-7                                            | Bool              | t/f           | f                | TODO                 |
| BARO PREFETCHABLE                                            | Bool              | t/f           | f                | TODO                 |
| BARO_SIZE_MASK-7DATA                                         | Ram               | 28 bits       | 0                | TODO                 |
| BAR1 64BIT MEM-7SPACE                                        | Mux               | 20 010        | disabled         | TODO                 |
| DINI_OTDII_NILIVE_SIACE                                      | IVIUA             | disabled      | aisaoica         | 1000                 |
|                                                              |                   | • enabled     |                  |                      |
|                                                              |                   | • all_one     |                  |                      |
|                                                              |                   | all_one       |                  |                      |
| DADI IO CDACE O Z                                            | D = =1            | 1/f           | £                | TODO                 |
| BAR1_IO_SPACE 0-7                                            | Bool              | t/f           | f                | TODO                 |
| BAR1_PREFETCHATBLE                                           | Bool              | t/f           | f                | TODO                 |
| <del></del>                                                  |                   |               | _                |                      |
| BAR1_SIZE_MASK-7DATA                                         | Ram               | 28 bits       | 0                | TODO                 |
| BAR1_SIZE_MAS&_7DATA BAR2_64BIT_MEM_7SPACE BAR2_IO_SPACE 0-7 |                   |               | 0<br>f           | TODO<br>TODO<br>TODO |

Table 10 – continued from previous page

|                        | Table 10 – continued from previous page |      |                                                                                                                                      |          |                    |  |  |
|------------------------|-----------------------------------------|------|--------------------------------------------------------------------------------------------------------------------------------------|----------|--------------------|--|--|
| Name I                 | nstance                                 | Туре | Values                                                                                                                               | Default  | Documenta-<br>tion |  |  |
| BAR2_PREFETCH          | ABLE                                    | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BAR2_SIZE_MASE         |                                         | Ram  | 28 bits                                                                                                                              | 0        | TODO               |  |  |
| BAR3_64BIT_MEN         | _                                       | Mux  | disabled     enabled     all_one                                                                                                     | disabled | TODO               |  |  |
| BAR3_IO_SPACE (        | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BAR3_PREFETCH          | ABLE                                    | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BAR3_SIZE_MASE         | <u>X-7</u> DATA                         | Ram  | 28 bits                                                                                                                              | 0        | TODO               |  |  |
| BAR4_64BIT_MEN         | ØF <u>7</u> SPACE                       | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BAR4_IO_SPACE (        | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BAR4_PREFETCH          |                                         | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BAR4_SIZE_MASE         |                                         | Ram  | 28 bits                                                                                                                              | 0        | TODO               |  |  |
| BAR5_64BIT_MEN         |                                         | Mux  | <ul><li>disabled</li><li>enabled</li><li>all_one</li></ul>                                                                           | disabled | TODO               |  |  |
| BAR5_IO_SPACE (        | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BAR5 PREFETCH          |                                         | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BAR5_SIZE_MASE         |                                         | Ram  | 28 bits                                                                                                                              | 0        | TODO               |  |  |
| BRIDGE_PORT_S          | _                                       | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| BRIDGE_PORT_V          | _                                       | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| CLASS_CODE_DA          |                                         | Ram  | 24 bits                                                                                                                              | 0        | TODO               |  |  |
| TION_TIMEOUT           | 0-7                                     | Mux  | <ul> <li>cmpl_a</li> <li>cmpl_abc</li> <li>cmpl_abcd</li> <li>cmpl_b</li> <li>cmpl_bc</li> <li>cmpl_bcd</li> <li>disabled</li> </ul> | cmpl_a   | TODO               |  |  |
| _                      | 0-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| _                      | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| _                      | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| _                      | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| _                      | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| D3_COLD_PME (          | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| D3_HOT_PME (           | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| DEEMPHA-<br>SIS_ENABLE | )-7                                     | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |
| DE-<br>VICE_ID_DATA    | )-7                                     | Ram  | 0000-ffff                                                                                                                            | 0        | TODO               |  |  |
|                        | 0-7<br>NIT                              | Bool | t/f                                                                                                                                  | f        | TODO               |  |  |

70

Table 10 – continued from previous page

| NI            |                        |                   | d from previous pa |             | December   |
|---------------|------------------------|-------------------|--------------------|-------------|------------|
| Name          | Instance               | Туре              | Values             | Default     | Documenta- |
|               |                        |                   |                    | _           | tion       |
| DIFF-         | 0-7                    | Ram               | 00-ff              | 0           | TODO       |
| CLOCK_NFTS_0  |                        |                   |                    |             |            |
| DIS-          | 0-7                    | Bool              | t/f                | f           | TODO       |
| ABLE_SNOOP_I  |                        |                   |                    |             |            |
|               | E <b>PO</b> RT_SUPPORT | Bool              | t/f                | f           | TODO       |
| ECRC_CHECK_   |                        | Bool              | t/f                | f           | TODO       |
| ECRC_GEN_CA   |                        | Bool              | t/f                | f           | TODO       |
| EIE_BEFORE_N  | F70S7_COUNT_DAT        | ARam              | 0-f                | 0           | TODO       |
| ELEC-         | 0-7                    | Bool              | t/f                | f           | TODO       |
| TROMECH_INT   | ERLOCK                 |                   |                    |             |            |
| EN-           | 0-7                    | Bool              | t/f                | f           | TODO       |
| ABLE_COMPLE   | TION_TIMEOUT_          | DISABLE           |                    |             |            |
| EN-           | 0-7                    | Bool              | t/f                | f           | TODO       |
| ABLE_FUNCTION | N_MSIX_SUPPO           | RT                |                    |             |            |
| EN-           | 0-7                    | Bool              | t/f                | f           | TODO       |
| ABLE_LOS_ASP  | M                      |                   |                    |             |            |
| EN-           | 0-7                    | Bool              | t/f                | f           | TODO       |
| ABLE_L1_ASPM  | 1                      |                   |                    |             |            |
| END-          | 0-7                    | Ram               | 0-7                | 0           | TODO       |
| POINT_L0_LAT  | ENCY DATA              |                   |                    | -           |            |
| END-          | 0-7                    | Ram               | 0-7                | 0           | TODO       |
| POINT_L1_LAT  | ENCY DATA              |                   |                    | -           |            |
| EXPAN-        | 0-7                    | Ram               | 32 bits            | 0           | TODO       |
|               | DRESS_REGISTE          |                   | 02 0100            |             | 1020       |
| EX-           | 0-7                    | Bool              | t/f                | f           | TODO       |
| TEND_TAG_FIE  | LD                     | 2001              |                    | -           | 1020       |
| FLR_CAPABILIT |                        | Bool              | t/f                | f           | TODO       |
|               | COK-7NFTS_COUN         |                   | 00-ff              | 0           | TODO       |
|               | OCK_NFTS_COU           |                   | 00-ff              | 0           | TODO       |
| HOT_PLUG_SU   |                        | Ram               | 00-7f              | 0           | TODO       |
| INDICA-       | 0-7                    | Ram               | 0-7                | 0           | TODO       |
| TOR_DATA      |                        | Kum               |                    | O           | ТОВО       |
| IN-           | 0-7                    | Bool              | t/f                | f           | TODO       |
| TEL_ID_ACCES  |                        | D001              | V1                 | 1           | TODO       |
| INTER-        | 0-7                    | Mux               |                    | disabled    | TODO       |
| RUPT_PIN      | 0-7                    | Mux               | disabled           | uisableu    | ТОВО       |
| KUFI_FIIN     |                        |                   |                    |             |            |
|               |                        |                   | • inta             |             |            |
|               |                        |                   | • intb             |             |            |
|               |                        |                   | • intc             |             |            |
|               |                        |                   | • intd             |             |            |
| TO MINIDOM 4  | DWB MADAIA             | )<br>  M          |                    | 11 1. 1 . 1 | TODO       |
| IO_WINDOW_A   | DMK_MIDIH              | Mux               | 4: . 1.1 . 1       | disabled    | TODO       |
|               |                        |                   | • disabled         |             |            |
|               |                        |                   | • win-             |             |            |
|               |                        |                   | dow_16_bit         |             |            |
|               |                        |                   | • win-             |             |            |
|               |                        |                   | dow_32_bit         |             |            |
|               | LAVE DIESE CO          |                   |                    |             | mon o      |
| L0_EXIT_LATE  | NOY7_DIFFCLOCK         | _ <b>LKA</b> ithA | 0-7                | 0           | TODO       |

Table 10 – continued from previous page

| Name          | Instance                   | Туре             | Values                                                                       | Default  | Documenta- |
|---------------|----------------------------|------------------|------------------------------------------------------------------------------|----------|------------|
|               |                            |                  |                                                                              |          | tion       |
|               | NOY7_SAMECLOC              |                  | 0-7                                                                          | 0        | TODO       |
|               | VOY7_DIFFCLOCK             |                  | 0-7                                                                          | 0        | TODO       |
| L1_EXIT_LATE  | NOY7_SAMECLOC              | K <u>R</u> DANTA | 0-7                                                                          | 0        | TODO       |
| L2_ASYNC_LOG  | 5 <b>10</b> -7             | Bool             | t/f                                                                          | f        | TODO       |
| LOW_PRIORITY  | _0/-07                     | Bool             | t/f                                                                          | f        | TODO       |
| MAXI-         | 0-7                        | Ram              | 0-7                                                                          | 0        | TODO       |
| MUM_CURREN    | T_DATA                     |                  |                                                                              |          |            |
| MAX_LINK_WI   | DOH                        | Mux              | <ul> <li>disabled</li> <li>x4</li> <li>x2</li> <li>x1</li> <li>x8</li> </ul> | disabled | TODO       |
| MAX_PAYLOAD   | SIZE                       | Num              | • 128<br>• 256<br>• 512                                                      | 128      | TODO       |
| MSIX_PBA_BIR  | <b>Ю</b> А7ГА              | Ram              | 0-7                                                                          | 0        | TODO       |
| MSIX_PBA_OFF  | SE-77_DATA                 | Ram              | 29 bits                                                                      | 0        | TODO       |
| MSIX_TABLE_E  | I <b>R</b> - <b>7</b> DATA | Ram              | 0-7                                                                          | 0        | TODO       |
| MSIX_TABLE_C  | PFSET_DATA                 | Ram              | 29 bits                                                                      | 0        | TODO       |
| MSIX_TABLE_S  | IZOE7_DATA                 | Ram              | 000-7ff                                                                      | 0        | TODO       |
| MSI_64BIT_ADI | ROESSING_CAPAI             | BIE Fool         | t/f                                                                          | f        | TODO       |
| MSI_MASKING   | COATPABLE                  | Bool             | t/f                                                                          | f        | TODO       |
| MSI_MULTI_ME  | SSAGE_CAPABLI              | E Num            | • 1-2<br>• 4<br>• 8<br>• 16<br>• 32                                          | 1        | TODO       |
| MSI_SUPPORT   | 0-7                        | Bool             | t/f                                                                          | f        | TODO       |
| NO_COMMAND    | _ <b>CO</b> MPLETED        | Bool             | t/f                                                                          | f        | TODO       |
| NO_SOFT_RESE  | T0-7                       | Bool             | t/f                                                                          | f        | TODO       |
| PCIE_SPEC_VEI |                            | Num              | • 0-2                                                                        | 0        | TODO       |

Table 10 – continued from previous page

| Name         | Instance        | Туре           | Values                    | Default   | Documenta- |
|--------------|-----------------|----------------|---------------------------|-----------|------------|
|              |                 | 71             |                           |           | tion       |
| PORT-        | 0-7             | Mux            |                           | ep_native | TODO       |
| TYPE_FUNC    |                 |                | • ep_native               | r         |            |
|              |                 |                | • ep_legacy               |           |            |
|              |                 |                | • rp                      |           |            |
|              |                 |                | • sw_up                   |           |            |
|              |                 |                | • sw_dn                   |           |            |
|              |                 |                | • bridge                  |           |            |
|              |                 |                | •                         |           |            |
|              |                 |                | switch mod                | le        |            |
|              |                 |                | •                         |           |            |
|              |                 |                | shared_mod                | le        |            |
|              |                 |                | 511 <b>41 0 4</b> _1110 0 |           |            |
| PREFETCH-    | 0-7             | Num            |                           | 0         | TODO       |
|              | NDOW_ADDR_W     |                | • 0                       |           |            |
|              |                 |                | • 32                      |           |            |
|              |                 |                | • 64                      |           |            |
|              |                 |                |                           |           |            |
| REVI-        | 0-7             | Ram            | 00-ff                     | 0         | TODO       |
| SION_ID_DATA |                 |                |                           |           |            |
| ROLE_BASED_E | RRØR_REPORTIN   | ( <b>B</b> ool | t/f                       | f         | TODO       |
| RX_EI_L0S    | 0-7             | Bool           | t/f                       | f         | TODO       |
| SAME-        | 0-7             | Ram            | 00-ff                     | 0         | TODO       |
| CLOCK_NFTS_C |                 |                |                           |           |            |
| SLOT_NUMBER  |                 | Ram            | 0000-1fff                 | 0         | TODO       |
| SLOT_POWER_I |                 | Ram            | 00-ff                     | 0         | TODO       |
| SLOT_POWER_S |                 | Ram            | 0-3                       | 0         | TODO       |
| SSID_DATA    | 0-7             | Ram            | 0000-ffff                 | 0         | TODO       |
| SSVID_DATA   | 0-7             | Ram            | 0000-ffff                 | 0         | TODO       |
| SUBSYS-      | 0-7             | Ram            | 0000-ffff                 | 0         | TODO       |
| TEM_DEVICE_I |                 | D              | 0000 55                   |           | mon o      |
| SUBSYS-      | 0-7             | Ram            | 0000-ffff                 | 0         | TODO       |
| TEM_VENDOR_  |                 | D 1            | . 16                      | 6         | mon o      |
| SUR-         | 0-7             | Bool           | t/f                       | f         | TODO       |
|              | RROR_SUPPORT    | D 1            | . 15                      | C         | TODO       |
|              | 0-7             | Bool           | t/f                       | f         | TODO       |
| VC_ARBITRATI |                 | Bool           | t/f                       | f         | TODO       |
| VEN-         | 0-7             | Ram            | 0000-ffff                 | 0         | TODO       |
| DOR_ID_DATA  | GEFADDD LIGED   | D              | 000.25                    |           | TODO       |
|              | SE5ADDR_USER    |                | 000-3ff                   | 0         | TODO       |
| CVP_MDIO_DIS |                 | Bool           | t/f                       | f         | TODO       |
| DFT_BROADCA  |                 | Bool           | t/f                       | f         | TODO       |
|              | DIG-5CSR_CTRL_1 | Bool           | t/f                       | f         | TODO       |
| POWER_ISOLAT | TION_EN_1_DATA  | Bool           | t/f                       | f         | TODO       |

### 2.3.14 DLL

The Delay-Locked loop does phase control for the DQS16.

TODO: everything

74

| Name            | Туре      | Values                                  | Default | Documentation |
|-----------------|-----------|-----------------------------------------|---------|---------------|
| A5_COUNTER_INIT | Num       | . 2                                     | 3       | TODO          |
|                 |           | • 3                                     |         |               |
|                 |           | • 12<br>• 24                            |         |               |
|                 |           | • 40                                    |         |               |
|                 |           | • 48                                    |         |               |
|                 |           | • 72                                    |         |               |
|                 |           | • 80                                    |         |               |
|                 |           | • 96                                    |         |               |
|                 |           | 7 90                                    |         |               |
| ALOAD_INVERT_E  | NBool     | t/f                                     | f       | TODO          |
| ARMSTRONG_EN    | Bool      | t/f                                     | f       | TODO          |
| DE-             | Bool      | t/f                                     | f       | TODO          |
| LAY_CHAIN_GLITO | CHCTRL_EN |                                         |         |               |
| DE-             | Mux       | . 1-:47                                 | static  | TODO          |
| LAY_CONTROL     |           | • bit7                                  |         |               |
|                 |           | • static                                |         |               |
| DLL_ADDI_EN     | Bool      | t/f                                     | f       | TODO          |
| DLL_INPUT       | Mux       |                                         | VSS     | TODO          |
| DEE_II VI O I   | IVIUX     | • vss                                   | 733     | 1020          |
|                 |           | • sd_pll0                               |         |               |
|                 |           | • sd_pll1                               |         |               |
|                 |           | • cn_pll0                               |         |               |
|                 |           | • cn_pll1                               |         |               |
|                 |           | • tb_pll0                               |         |               |
|                 |           | • tb_pll1                               |         |               |
| DLL_RD_PD       | Ram       | 0-7                                     | 0       | TODO          |
| JIT-            | Bool      | t/f                                     | t       | TODO          |
| TER_COUNTER_EN  | 1         |                                         |         |               |
| JIT-            | Bool      | t/f                                     | t       | TODO          |
| TER_REDUCE_EN   |           |                                         |         |               |
| RB_CO           | Ram       | 0-3                                     | 3       | TODO          |
| STATIC_DLL_SETT |           | 00-7f                                   | 0       | TODO          |
| UPDNEN_EN       | Bool      | t/f                                     | t       | TODO          |
| UPNDNIN         | Mux       | • bit4                                  | core    | TODO          |
|                 |           | • core                                  |         |               |
|                 |           |                                         |         |               |
| UPNDNIN_EN      | Bool      | t/f                                     | t       | TODO          |
| UPND-           | Bool      | t/f                                     | t       | TODO          |
| NIN_INVERT_EN   |           |                                         |         |               |
| UPND-           | Bool      | t/f                                     | t       | TODO          |
| NIN_INV_EN      |           |                                         |         |               |
| UPWNDCORE       | Mux       | 1                                       | upndn   | TODO          |
|                 |           | • upndn                                 |         |               |
|                 |           | • updnen                                |         |               |
|                 |           | <ul><li>up_ndn</li><li>refclk</li></ul> |         |               |
|                 |           | • reicik                                |         |               |
| USE_ALOAD       | Bool      | t/f                                     | t       | TODO          |
| OSE_ALOAD       | וטטעו     | U I                                     | ι       | וטטט          |

| Port Name        | Instance | Port bits | Route node type | Inverter | Documentation |
|------------------|----------|-----------|-----------------|----------|---------------|
| ASYNC_LOAD       |          |           | GOUT            | p        | TODO          |
| CTRL_OUT         |          | 0-6       | GIN             | i        | TODO          |
| LOCKED           |          |           | GIN             | i        | TODO          |
| UPNDN_IN         |          |           | GOUT            | p        | TODO          |
| UPNDN_IN_CLK_ENA |          |           | GOUT            | p        | TODO          |
| UPNDN_OUT        |          |           | GIN             | i        | TODO          |

| Port Name | In-    | Port bits | Dir | Remote port  | Documentation                                 |
|-----------|--------|-----------|-----|--------------|-----------------------------------------------|
|           | stance |           |     |              |                                               |
| CLKIN     |        |           | <   | FPLL:CLKDOUT | Dedicated differential I/O PLL counter to DLL |

# 2.3.15 **SERPAR**

Unclear yet.

TODO: everything

| Name         | Туре | Values                                                                                     | Default  | Documentation |
|--------------|------|--------------------------------------------------------------------------------------------|----------|---------------|
| ENSER_SELECT | Mux  | <ul><li>disabled</li><li>block_0</li><li>block_1</li><li>block_2</li><li>block_3</li></ul> | disabled | TODO          |

# 2.3.16 LVL

The Leveling Delay Chain does something linked to the DQS16.

TODO: everything

| Name          | Instance                     | Туре | Values | Default | Documenta-<br>tion |
|---------------|------------------------------|------|--------|---------|--------------------|
| ADDI_EN       |                              | Bool | t/f    | f       | TODO               |
| CO_DELAY      |                              | Ram  | 0-3    | 3       | TODO               |
| DLL_SEL       |                              | Ram  | 0-1    | 0       | TODO               |
| FBOUT0_DELAY  |                              | Ram  | 0-3    | 0       | TODO               |
| FBOUT0_DELAY  | _PWR_SVG_EN                  | Bool | t/f    | t       | TODO               |
| FBOUT1_DELAY  | 7                            | Ram  | 0-3    | 0       | TODO               |
| FBOUT1_DELAY  | _PWR_SVG_EN                  | Bool | t/f    | t       | TODO               |
| PHY-          |                              | Bool | t/f    | f       | TODO               |
| CLK_GATING_D  | OIS                          |      |        |         |                    |
| PHYCLK_SEL    |                              | Ram  | 0-3    | 0       | TODO               |
| PHY-          |                              | Bool | t/f    | f       | TODO               |
| CLK_SEL_INV_I | EN                           |      |        |         |                    |
| CLK_DELAY     | 0-3                          | Ram  | 0-3    | 0       | TODO               |
| CLK_DELAY_PV  | V <b>R</b> - <u>3</u> SVG_EN | Bool | t/f    | f       | TODO               |
| CLK_GATING_D  | <b>IIO</b> -3                | Bool | t/f    | f       | TODO               |
| CORE_INV_EN   | 0-3                          | Bool | t/f    | f       | TODO               |
| DE-           | 0-3                          | Mux  | • core | core    | TODO               |
| LAY_CLK_SEL   |                              |      | • pll  |         |                    |
| PLL_SEL       | 0-3                          | Num  | • 1-3  | 1       | TODO               |

| Port Name | Instance | Port bits | Dir | Remote port | Documentation |
|-----------|----------|-----------|-----|-------------|---------------|
|           |          |           | <   | HMC         | TODO          |

# 2.3.17 TERM

The TERM blocks control the On-Chip Termination circuitry

TODO: everything

| Name                         | Туре            | Values                          | Default             | Documentation        |
|------------------------------|-----------------|---------------------------------|---------------------|----------------------|
| CALCLR_EN                    | Bool            | t/f                             | f                   | TODO                 |
| CAL_MODE                     | Mux             |                                 | disabled            | TODO                 |
| _                            |                 | • disabled                      |                     |                      |
|                              |                 | • rs_12_15v                     |                     |                      |
|                              |                 | • rs_18_30v                     |                     |                      |
| CLEENING INV                 | D = =1          | t/f                             | f                   | TODO                 |
| CLKENUSR_INV<br>ENSERUSR INV | Bool<br>Bool    | t/f                             | f                   | TODO                 |
| INTOSC 2 EN                  | Bool            | t/f                             |                     | TODO                 |
| NCLRUSR INV                  |                 | t/f                             | f                   | TODO                 |
| _                            | Bool<br>Bool    | t/f                             | f                   | TODO                 |
| PLLBIAS_EN POWERUP           |                 | t/f                             | f                   | TODO                 |
|                              | Bool            | V1                              |                     |                      |
| RSADJUST_VAL                 | Mux             | <ul> <li>disabled</li> </ul>    | disabled            | TODO                 |
|                              |                 | • rsadjust_10                   |                     |                      |
|                              |                 | • rsadjust_6p5                  |                     |                      |
|                              |                 | • rsadjust_3                    |                     |                      |
|                              |                 | • rsadjust_m3                   |                     |                      |
|                              |                 | <ul> <li>rsadjust_m6</li> </ul> |                     |                      |
|                              |                 | <ul> <li>rsadjust_m9</li> </ul> |                     |                      |
|                              |                 | • rsadjust_m12                  |                     |                      |
|                              |                 |                                 |                     |                      |
| RSHIFT_RDOWN_D               | I <b>S</b> Bool | t/f                             | f                   | TODO                 |
| RSHIFT_RUP_DIS               | Bool            | t/f                             | f                   | TODO                 |
| RSMULT_VAL                   | Mux             | . 4:1-1-4                       | rsmult_1            | TODO                 |
|                              |                 | • disabled                      |                     |                      |
|                              |                 | • rsmult_1                      |                     |                      |
|                              |                 | • rsmult_2<br>• rsmult_3        |                     |                      |
|                              |                 | • rsmult_4                      |                     |                      |
|                              |                 | • rsmult_5                      |                     |                      |
|                              |                 | • rsmult_6                      |                     |                      |
|                              |                 | • rsmult_7                      |                     |                      |
|                              |                 | • rsmult_10                     |                     |                      |
|                              |                 | ismat_10                        |                     |                      |
| RTADJUST VAL                 | Mux             |                                 | disabled            | TODO                 |
| 101120001_112                | 112011          | <ul> <li>disabled</li> </ul>    |                     | 1020                 |
|                              |                 | • rtadjust_2p5v                 |                     |                      |
|                              |                 | • rtad-                         |                     |                      |
|                              |                 | just_1p5_1p8v                   |                     |                      |
|                              |                 |                                 |                     |                      |
| RTMULT_VAL                   | Mux             | • disabled                      | rtmult_1            | TODO                 |
|                              |                 | • rtmult 1                      |                     |                      |
|                              |                 | • rtmult_2                      |                     |                      |
|                              |                 | • rtmult_3                      |                     |                      |
|                              |                 | • rtmult_4                      |                     |                      |
|                              |                 | • rtmult_5                      |                     |                      |
|                              |                 | • rtmult_6                      |                     |                      |
|                              |                 | _                               |                     |                      |
| SCANEN_INV                   | Bool            | t/f                             | f                   | TODO                 |
| TEST_0_EN                    | Bool            | t/f                             | f                   | TODO                 |
| TEST_1_EN                    | Bool            | t/f                             | f                   | TODO                 |
| TEST_4_EN                    | Bool            | t/f                             | f                   | TODO                 |
| TEST_5_EN                    | Bool            | t/f                             | f                   | TODO                 |
| _USER_OCT_INV                | Bool            | t/f                             | f                   | TODO                 |
| 78VREFH_LEVEL                | Mux             | Ch                              | apter 2. CycloneV i | nternals description |
|                              |                 | • vref_m                        |                     |                      |
|                              |                 | • vref_l                        |                     |                      |
|                              |                 | • vref_h                        |                     |                      |

### 2.3.18 PMA3

The PMA3 blocks control triplets of channels used with the HSSI.

TODO: everything

| Name          | Instance     | Туре | Values                                                                                             | Default                          | Documenta-<br>tion |
|---------------|--------------|------|----------------------------------------------------------------------------------------------------|----------------------------------|--------------------|
| FPLL_DRV_EN   |              | Bool | t/f                                                                                                | t                                | TODO               |
|               | SEL_IQ_TX_RX |      | iq_tx_rx_ iq_tx_rx_ iq_tx_rx_ iq_tx_rx_ iq_tx_rx_ iq_tx_rx_ iq_tx_rx_ pd                           | _clk1<br>_clk2<br>_clk3<br>_clk4 | TODO               |
| FPLL_SEL_IQ_1 | X_RX_CLK     | Mux  | iq_tx_rx_ iq_tx_rx_ iq_tx_rx_ pd                                                                   | _clk1                            | TODO               |
| FPLL_SEL_REF  | IQCLK        | Mux  | • ffpll_top  ref_iqclk  ref_iqclk  ref_iqclk  ffpll_bot  pd                                        | 1 2                              | TODO               |
| FPLL_SEL_RX_  | IQCLK        | Mux  | <ul> <li>rx_iqclk0</li> <li>rx_iqclk1</li> <li>rx_iqclk2</li> <li>rx_iqclk3</li> <li>pd</li> </ul> | 2                                | TODO               |

Table 11 – continued from previous page

| Name Instance               | Туре | Values                                                      | Default   | Documenta-   |
|-----------------------------|------|-------------------------------------------------------------|-----------|--------------|
| HCLK_TOP_OUT_DRIVER         | Mux  | <ul><li>tristate</li><li>up_en</li><li>down_en</li></ul>    | down_en   | tion<br>TODO |
| SEG-<br>MENTED_0_UP_MUX_SEL | Mux  | <ul><li>other_segn</li><li>pd_1</li><li>ch0_txpll</li></ul> | ch0_txpll | TODO         |
| X6_DRIVER_EN                | Bool | t/f                                                         | f         | TODO         |
| AUTO_NEGOTIATION            | Bool | t/f                                                         | f         | TODO         |
| CDR_PLL_ATB 0-2             | Ram  | 0-f                                                         | 0         | TODO         |
| CDR_PLL_BBPD_@2K0_OFFSET    | Mux  | • delta_0<br>• delta_1_lef                                  |           | TODO         |
|                             |      | delta_2_lef  delta_3_lef                                    |           |              |
|                             |      | delta_4_lef                                                 |           |              |
|                             |      | delta_5_lef  delta_6_lef                                    |           |              |
|                             |      | delta_7_lef                                                 |           |              |
|                             |      | delta_1_rig                                                 | tht       |              |
|                             |      | delta_2_rig                                                 |           |              |
|                             |      | delta_3_rig  delta_4_rig                                    |           |              |
|                             |      | delta_4_rig                                                 |           |              |
|                             |      | delta_6_rig                                                 |           |              |
|                             |      | • delta_7_rig                                               | tht       |              |

Table 11 – continued from previous page

| Name         | Instance               | Туре | Values        | Default | Documenta- |
|--------------|------------------------|------|---------------|---------|------------|
|              |                        |      |               |         | tion       |
| CDR_PLL_BBPD | <b>)_©£</b> K180_OFFSE | ГМих | • delta_0     | delta_0 | TODO       |
|              |                        |      | • delta_1_lef | t<br>t  |            |
|              |                        |      | delta_2_lef   | [<br>[  |            |
|              |                        |      | delta_3_lef   | t       |            |
|              |                        |      | delta_4_lef   | t<br>I  |            |
|              |                        |      | delta_5_left  | t       |            |
|              |                        |      | delta_6_lef   | t       |            |
|              |                        |      | delta_7_lef   | t       |            |
|              |                        |      | delta_1_rig   | ht      |            |
|              |                        |      | delta_2_rig   | ht      |            |
|              |                        |      | delta_3_rig • |         |            |
|              |                        |      | delta_4_rig   |         |            |
|              |                        |      | delta_5_rig   |         |            |
|              |                        |      | delta_6_rig   |         |            |
|              |                        |      | delta_7_rig   | ht      |            |

Table 11 – continued from previous page

| Name         | Instance               | Type | Values      | Default  | Documenta- |
|--------------|------------------------|------|-------------|----------|------------|
|              |                        |      |             |          | tion       |
| CDR_PLL_BBPI | _ <b>@</b> LK270_OFFSE | ГМих |             | delta_0  | TODO       |
|              |                        |      | • delta_0   |          |            |
|              |                        |      | •           |          |            |
|              |                        |      | delta_1_lef | t<br>    |            |
|              |                        |      | delta_2_lef |          |            |
|              |                        |      | delta_3_lef |          |            |
|              |                        |      | •           |          |            |
|              |                        |      | delta_4_lef |          |            |
|              |                        |      | delta_5_lef | <b>[</b> |            |
|              |                        |      | delta_6_lef |          |            |
|              |                        |      | delta_7_lef |          |            |
|              |                        |      | delta_1_rig | ht       |            |
|              |                        |      | delta_2_rig | ht       |            |
|              |                        |      | delta_3_rig | ht       |            |
|              |                        |      | delta_4_rig | ht       |            |
|              |                        |      | delta_5_rig | ht       |            |
|              |                        |      | delta_6_rig | ht       |            |
|              |                        |      | delta_7_rig | ht       |            |
|              |                        |      |             |          |            |

Table 11 – continued from previous page

| Nama           |                        |        | Values                      |         | Dooumonto  |
|----------------|------------------------|--------|-----------------------------|---------|------------|
| Name           | Instance               | Туре   | Values                      | Default | Documenta- |
|                |                        |        |                             |         | tion       |
| CDR_PLL_BBPD   | <b>_©2</b> K90_OFFSET  | Mux    |                             | delta_0 | TODO       |
|                |                        |        | • delta_0                   |         |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_1_left                |         |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_2_left                |         |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_3_left                |         |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_4_left                |         |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_5_left                | •       |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_6_left                |         |            |
|                |                        |        | dena_0_ien                  | •       |            |
|                |                        |        | dalta 7 laft                |         |            |
|                |                        |        | delta_7_left                |         |            |
|                |                        |        | 1.14. 1                     |         |            |
|                |                        |        | delta_1_rigl                | nt      |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_2_rigl                | nt      |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_3_rigl                | nt      |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_4_rigl                | nt      |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_5_rigl                | nt      |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_6_rigl                | nt      |            |
|                |                        |        | •                           |         |            |
|                |                        |        | delta_7_rigl                | nt      |            |
|                |                        |        |                             |         |            |
| CDR_PLL_BBPD   | ) (SIPI                | Mux    |                             | normal  | TODO       |
| CDR_1 EE_BB1 E |                        | 1110/1 | <ul> <li>normal</li> </ul>  | normar  | 1020       |
|                |                        |        | • testmux                   |         |            |
|                |                        |        | - wsunux                    |         |            |
| CDR_PLL_CGB_   | OUT TY EN              | Rool   | t/f                         | f       | TODO       |
|                |                        | Bool   |                             |         |            |
| CDR_PLL_CLOC   |                        | Bool   | t/f                         | f       | TODO       |
|                | NTOER_PD_CLK_D         |        | t/f                         | f       | TODO       |
| CDR_PLL_CPUN   | <b>110_</b> CURRENT_TE | SMux   |                             | normal  | TODO       |
|                |                        |        | <ul> <li>normal</li> </ul>  |         |            |
|                |                        |        | <ul> <li>disable</li> </ul> |         |            |
|                |                        |        | <ul><li>test_down</li></ul> |         |            |
|                |                        |        | <ul><li>test_up</li></ul>   |         |            |
|                |                        |        | -                           |         |            |
| CDR PLL CP R   | GO-24_BYPASS_EN        | Bool   | t/f                         | f       | TODO       |
|                | _R-EV_LOOPBACI         |        | t/f                         | f       | TODO       |
|                | DOCK_MODE_E            |        | t/f                         | t       | TODO       |
|                |                        | 12001  | W.1                         |         | 1000       |

Table 11 – continued from previous page

| Name          |                |        |                             | -       | Dooumonto  |
|---------------|----------------|--------|-----------------------------|---------|------------|
| name          | Instance       | Туре   | Values                      | Default | Documenta- |
|               |                |        |                             |         | tion       |
| CDR_PLL_FB_S  | SED-2          | Mux    |                             | vco_clk | TODO       |
|               |                |        | <ul> <li>vco_clk</li> </ul> |         |            |
|               |                |        | • exter-                    |         |            |
|               |                |        | nal_clk                     |         |            |
|               |                |        | _                           |         |            |
| CDR PLL FREE  | P_PPM_DIV2_EN  | Bool   | t/f                         | f       | TODO       |
|               | N_ODETECTION_E |        | t/f                         | f       | TODO       |
|               | RŒ2PHASELOCK   |        | t/f                         | f       | TODO       |
|               | HUET_POWER_TA  |        | 0-3                         | 1       | TODO       |
| CDR_PLL_L_CC  |                | Num    | 0 3                         | 1       | TODO       |
| CDK_I LL_L_CC | JUNI LK        | INUIII | • 1-2                       | 1       | 1000       |
|               |                |        |                             |         |            |
|               |                |        | • 4                         |         |            |
|               |                |        | • 8                         |         |            |
|               | <u> </u>       |        |                             |         |            |
| CDR_PLL_M_C   | <b>ΨΨ</b> ΥΕR  | Num    | _                           | 20      | TODO       |
|               |                |        | • 0                         |         |            |
|               |                |        | • 4-5                       |         |            |
|               |                |        | • 8                         |         |            |
|               |                |        | • 10                        |         |            |
|               |                |        | • 12                        |         |            |
|               |                |        | • 16                        |         |            |
|               |                |        | • 20                        |         |            |
|               |                |        | • 25                        |         |            |
|               |                |        | • 32                        |         |            |
|               |                |        | • 40                        |         |            |
|               |                |        |                             |         |            |
|               |                |        | • 50                        |         |            |
| CDD DIT ON    | 0.2            | D = =1 | 4/C                         | r       | TODO       |
| CDR_PLL_ON    | 0-2            | Bool   | t/f                         | f       | TODO       |
| CDR_PLL_PCIE  | _HKEQ_MHZ      | Num    |                             | 100     | TODO       |
|               |                |        | • 100                       |         |            |
|               |                |        | • 125                       |         |            |
|               |                |        |                             |         |            |
| CDR_PLL_PD_C  | POPMP_CURRENT  | _NAm   |                             | 5       | TODO       |
|               |                |        | • 5                         |         |            |
|               |                |        | • 10                        |         |            |
|               |                |        | • 20                        |         |            |
|               |                |        | • 30                        |         |            |
|               |                |        | • 40                        |         |            |
|               |                |        | - +0                        |         |            |
| CDR_PLL_PD_I  | COLINTED       | Num    |                             | 1       | TODO       |
| CDK_PLL_PD_L  | LUUNIEK        | Num    | 1.2                         | 1       | TODO       |
|               |                |        | • 1-2                       |         |            |
|               |                |        | • 4                         |         |            |
|               |                |        | • 8                         |         |            |
|               |                |        |                             |         |            |

Table 11 – continued from previous page

| Name Instance                 | Туре    | Values                       | Default    | Documenta- |
|-------------------------------|---------|------------------------------|------------|------------|
|                               |         |                              |            | tion       |
| CDR_PLL_PFD_CPQMP_CURREN      | TNUA    |                              | 20         | TODO       |
|                               |         | • 5                          |            |            |
|                               |         | • 10                         |            |            |
|                               |         | • 20                         |            |            |
|                               |         | • 30                         |            |            |
|                               |         | • 40                         |            |            |
|                               |         | • 50                         |            |            |
|                               |         | • 60                         |            |            |
|                               |         |                              |            |            |
|                               |         | • 80                         |            |            |
|                               |         | • 100                        |            |            |
|                               |         | • 120                        |            |            |
| CDD DIT DEE ONW DIV           | NI      |                              | 1          | TODO       |
| CDR_PLL_REF_C042_DIV          | Num     | 1.2                          | 1          | TODO       |
|                               |         | • 1-2                        |            |            |
|                               |         | • 4                          |            |            |
|                               |         | • 8                          |            |            |
| CDD DLI DECLIOATOD DIC DO     | C M     |                              |            | TODO       |
| CDR_PLL_REGUIQA2TOR_INC_PC    | ı ıvıux | 0                            | p5         | TODO       |
|                               |         | • p0                         |            |            |
|                               |         | • p5                         |            |            |
|                               |         | • p10                        |            |            |
|                               |         | • p15                        |            |            |
|                               |         | • p20                        |            |            |
|                               |         | • p25                        |            |            |
|                               |         | <ul> <li>disabled</li> </ul> |            |            |
|                               |         |                              |            |            |
| CDR_PLL_REPLIOA_BIAS_DIS      | Bool    | t/f                          | f          | TODO       |
| CDR_PLL_RESERVE_LOOPBACK      |         | t/f                          | f          | TODO       |
| CDR_PLL_RIPPL_CAP_CTRL_EN     |         | t/f                          | f          | TODO       |
| CDR_PLL_RXPLL0_2D_BW_CTRL     | Num     | . 170                        | 300        | TODO       |
|                               |         | • 170                        |            |            |
|                               |         | • 240                        |            |            |
|                               |         | • 300                        |            |            |
|                               |         | • 600                        |            |            |
| CDD DLI DVDILOBED DW CODY     | N. N.   |                              | 2200       | TODO       |
| CDR_PLL_RXPLL0_2FD_BW_CTR     | LINUM   | 1600                         | 3200       | TODO       |
|                               |         | • 1600                       |            |            |
|                               |         | • 3200                       |            |            |
|                               |         | • 4800                       |            |            |
|                               |         | • 6400                       |            |            |
| CDR_PLL_TXPLL0#ICLK_DRIVE     | D DEALI | t/f                          | f          | TODO       |
| CDR_PLL_VCO_AUTO_RESET_E      | _       | t/f                          | t          | TODO       |
| CDR_PLL_VCO_OWERANGE_REF      |         | 0-3                          | 2          | TODO       |
| CDR_PLL_VLOCKO_MONITOR        | Mux     | 0-3                          | mon_clk    | TODO       |
| CDIV_1 DD_ 1 DOUBLANDINI1 OIX | IVIUA   | • mon_clk                    | IIIOII_CIK | 1000       |
|                               |         | • mon_data                   |            |            |
|                               |         | - mon_data                   |            |            |
| CVP_EN 0-2                    | Bool    | t/f                          | f          | TODO       |
| CVI_LIN U-2                   | וטטע    | W1                           | 1 continu  |            |

Table 11 – continued from previous page

| Name Inst          | ance       | Туре  | Values                                                                                                                                                                                                                        | Default | Documenta-<br>tion |
|--------------------|------------|-------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|
| DPRIO_REG_PLD0P2\  | AA IF BADD | RR am | 000-7ff                                                                                                                                                                                                                       |         | TODO               |
| FORCE_MDIO_DIG-20  |            | Bool  | t/f                                                                                                                                                                                                                           | f       | TODO               |
| HCLK_PCS_DRIVER    |            | Bool  | t/f                                                                                                                                                                                                                           | f       | TODO               |
| INT_EARLY_EIQSO_SI |            | Mux   | U1                                                                                                                                                                                                                            | pcs     | TODO               |
|                    |            | Mux   | <ul><li>pcs</li><li>core</li></ul>                                                                                                                                                                                            | pes     | 1000               |
| INT_FFCLK_EN 0-2   |            | Bool  | t/f                                                                                                                                                                                                                           | f       | TODO               |
| INT_LTR_SEL 0-2    |            | Mux   |                                                                                                                                                                                                                               | pcs     | TODO               |
|                    |            |       | <ul><li>pcs</li><li>core</li></ul>                                                                                                                                                                                            | r       |                    |
| INT_PCIE_SWITCOH2S | SEL        | Mux   | • pcs<br>• core                                                                                                                                                                                                               | pcs     | TODO               |
| INT_TXDERECTRX2S   | SEL        | Mux   | • pcs<br>• core                                                                                                                                                                                                               | pcs     | TODO               |
| INT_TX_ELEC_IDLE   | _SEL       | Mux   | • pcs<br>• core                                                                                                                                                                                                               | pcs     | TODO               |
| IQ_CLK_TO_CH20SE   | ÜL         | Mux   | <ul> <li>ffpll_top</li> <li>ffpll_bot</li> <li>ref_clk0</li> <li>ref_clk1</li> <li>ref_clk2</li> <li>ref_clk3</li> <li>rx_clk0</li> <li>rx_clk1</li> <li>rx_clk1</li> <li>rx_clk2</li> <li>rx_clk3</li> <li>pd_pma</li> </ul> | pd_pma  | TODO               |

Table 11 – continued from previous page

| Name           | Instance              | Type           | Values      | Default  | Documenta-      |
|----------------|-----------------------|----------------|-------------|----------|-----------------|
|                |                       |                |             |          | tion            |
| IQ_TX_RX_CLk   | _A-B_SEL              | Mux            |             | tristate | TODO            |
|                |                       |                | •           |          |                 |
|                |                       |                | a_pma_rx_l  | p_pma_rx |                 |
|                |                       |                | •           |          |                 |
|                |                       |                | a_pcs_rx_b  | _pcs_rx  |                 |
|                |                       |                | •           |          |                 |
|                |                       |                | a_pma_tx_b  | _pma_rx  |                 |
|                |                       |                | •           |          |                 |
|                |                       |                | a_pcs_tx_b  | _pcs_tx  |                 |
|                |                       |                | •           |          |                 |
|                |                       |                | a_tri_b_pcs | Lrx      |                 |
|                |                       |                | a tri h nas | tv       |                 |
|                |                       |                | a_tri_b_pcs | _tx<br>_ |                 |
|                |                       |                | a_pcs_tx_b  | tri      |                 |
|                |                       |                | • tristate  | _u1      |                 |
|                |                       |                | - tristate  |          |                 |
| IQ_TX_RX_TO_   | CBL2FB                | Mux            |             | pd       | TODO            |
| 10_111_101_10_ |                       | 1710/1         | • clk0      | Pu       | 1020            |
|                |                       |                | • clk1      |          |                 |
|                |                       |                | • clk2      |          |                 |
|                |                       |                | • pd        |          |                 |
|                |                       |                | r ·         |          |                 |
| PCLK0_SEL      | 0-2                   | Ram            | 0-7         | 0        | TODO            |
| PCLK1_SEL      | 0-2                   | Ram            | 0-7         | 0        | TODO            |
| PCLK_SEL       | 0-2                   | Mux            |             | tristate | TODO            |
|                |                       |                | •           |          |                 |
|                |                       |                | a_pma_rx_l  | p_pma_rx |                 |
|                |                       |                | •           |          |                 |
|                |                       |                | a_pcs_rx_b  | _pcs_rx  |                 |
|                |                       |                | •           |          |                 |
|                |                       |                | a_pma_tx_b  | o_pma_rx |                 |
|                |                       |                | •           |          |                 |
|                |                       |                | a_pcs_tx_b_ | _pcs_tx  |                 |
|                |                       |                | a_tri_b_pcs | rv       |                 |
|                |                       |                | a_u1_b_pcs  | _1 X     |                 |
|                |                       |                | a_tri_b_pcs | fy       |                 |
|                |                       |                |             | _~·      |                 |
|                |                       |                | a_pcs_tx_b  | tri      |                 |
|                |                       |                | • tristate  | -        |                 |
|                |                       |                |             |          |                 |
| RX_BIT_SLIP_E  | YPASS_EN              | Bool           | t/f         | t        | TODO            |
| RX_BUF_RX_A    |                       | Ram            | 0-f         | 0        | TODO            |
| RX_BUF_SD_3I   |                       | Bool           | t/f         | f        | TODO            |
|                | RCLK_TO_CGB_          | E <b>N</b> ool | t/f         | f        | TODO            |
|                | A <b>G</b> -2LOOPBACK | Bool           | t/f         | f        | TODO            |
| RX_BUF_SD_E    |                       | Bool           | t/f         | f        | TODO            |
| RX_BUF_SD_H    | AIQF2BW_EN            | Bool           | t/f         | f        | TODO            |
| <u> </u>       |                       |                |             |          | oc on poyt page |

Table 11 – continued from previous page

| Name       | Instance | Type | tinued from previous  Values | Default    | Documenta- |
|------------|----------|------|------------------------------|------------|------------|
|            |          | 1    |                              |            | tion       |
| RX_BUF_SD_ | OFF0-2   | Mux  |                              | divrx_2    | TODO       |
|            |          |      | • divrx_1                    |            |            |
|            |          |      | • divrx_2                    |            |            |
|            |          |      | • divrx_3                    |            |            |
|            |          |      | • divrx_4                    |            |            |
|            |          |      | • divrx_5                    |            |            |
|            |          |      | • divrx_6                    |            |            |
|            |          |      | • divrx_7                    |            |            |
|            |          |      | • divrx_8                    |            |            |
|            |          |      | • divrx_9                    | ,          |            |
|            |          |      | • divrx_10<br>• divrx_11     |            |            |
|            |          |      | • divrx_12                   |            |            |
|            |          |      | • divrx_13                   |            |            |
|            |          |      | • divrx_14                   |            |            |
|            |          |      | • re-                        |            |            |
|            |          |      | served_o                     | off 1      |            |
|            |          |      | • re-                        |            |            |
|            |          |      | served_c                     | off_2      |            |
|            |          |      | • off on t                   | x_divrx_1  |            |
|            |          |      | •                            |            |            |
|            |          |      | off_on_t                     | x_divrx_2  |            |
|            |          |      | off_on_t                     | x_divrx_3  |            |
|            |          |      | off_on_t                     | x_divrx_4  |            |
|            |          |      | off_on_t                     | x_divrx_5  |            |
|            |          |      | off_on_t                     | x_divrx_6  |            |
|            |          |      | off_on_t                     | x_divrx_7  |            |
|            |          |      | off_on_t                     | x_divrx_8  |            |
|            |          |      | off_on_t                     | x_divrx_9  |            |
|            |          |      | off_on_t                     | x_divrx_10 |            |
|            |          |      | off_on_t                     | x_divrx_11 |            |
|            |          |      | off_on_t                     | x_divrx_12 |            |
|            |          |      | off_on_t                     | x_divrx_13 |            |
|            |          |      | off_on_t                     | x_divrx_14 |            |
|            |          |      |                              |            |            |

Table 11 – continued from previous page

| Name         | Instance  | Туре | Values                                                                                                                                                                                      | Default | Documenta-<br>tion |
|--------------|-----------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------|--------------------|
| RX_BUF_SD_ON | N 0-2     | Mux  | • pulse_4 • pulse_6 • pulse_8 • pulse_10 • pulse_12 • pulse_14 • pulse_16 • pulse_18 • pulse_20 • pulse_22 • pulse_22 • pulse_24 • pulse_26 • pulse_28 • pulse_30 • reserved_on_ • force_on |         | TODO               |
| RX_BUF_SD_RX | CACGAIN_A | Mux  | • v0<br>• v0p5<br>• v0p75<br>• v1                                                                                                                                                           | v0      | TODO               |
| RX_BUF_SD_RX |           | Mux  | • v0<br>• v0p5<br>• v0p75<br>• v1                                                                                                                                                           | v1      | TODO               |
| RX_BUF_SD_RX |           | Bool | t/f                                                                                                                                                                                         | f       | TODO               |
| RX_BUF_SD_RX |           | Bool | t/f                                                                                                                                                                                         | f       | TODO               |
| RX_BUF_SD_TE | RM2_SEL   | Mux  | <ul> <li>external</li> <li>r150ohm</li> <li>r120ohm</li> <li>r100ohm</li> <li>r85ohm</li> </ul>                                                                                             | r100ohm | TODO               |

Table 11 – continued from previous page

|              |               | ole 11 – continue |              |         |                  |
|--------------|---------------|-------------------|--------------|---------|------------------|
| Name         | Instance      | Туре              | Values       | Default | Documenta-       |
|              |               |                   |              |         | tion             |
| RX_BUF_SD_TI | RESHOLD_MV    | Num               |              | 30      | TODO             |
|              |               |                   | • 15         |         |                  |
|              |               |                   | • 20         |         |                  |
|              |               |                   | • 25         |         |                  |
|              |               |                   | • 30         |         |                  |
|              |               |                   | • 35         |         |                  |
|              |               |                   | • 40         |         |                  |
|              |               |                   | • 45         |         |                  |
|              |               |                   | • 50         |         |                  |
|              |               |                   |              |         |                  |
| RX_BUF_SD_V  | M-SFI         | Mux               |              | v0p80   | TODO             |
| KA_DOT_SD_V  | 1WI-20LL      | IVIUX             | • tristated1 | Vopoo   | 1000             |
|              |               |                   | • tristated1 |         |                  |
|              |               |                   | • tristated2 |         |                  |
|              |               |                   | • tristated3 |         |                  |
|              |               |                   | • tristated4 |         |                  |
|              |               |                   | • v0p35      |         |                  |
|              |               |                   | • v0p50      |         |                  |
|              |               |                   | • v0p55      |         |                  |
|              |               |                   | • v0p60      |         |                  |
|              |               |                   | • v0p65      |         |                  |
|              |               |                   | • v0p70      |         |                  |
|              |               |                   | • v0p75      |         |                  |
|              |               |                   |              |         |                  |
|              |               |                   | • v0p80      |         |                  |
|              |               |                   | •            |         |                  |
|              |               |                   | pull_down_   | strong  |                  |
|              |               |                   | •            |         |                  |
|              |               |                   | pull_down_   | weak    |                  |
|              |               |                   | •            |         |                  |
|              |               |                   | pull_up_str  | ong     |                  |
|              |               |                   | • - 1-       |         |                  |
|              |               |                   | pull_up_we   | ak      |                  |
|              |               |                   | pun_up_wc    |         |                  |
| RX_BUF_SX_PI | )B)-EN        | Bool              | t/f          | f       | TODO             |
|              | CURRENT_ADD   | Ram               | 0-3          | 1       | TODO             |
|              |               |                   | 0-3          |         |                  |
| RX_DESER_CL  | r_wel         | Mux               | 1            | or_cal  | TODO             |
|              |               |                   | • or_cal     |         |                  |
|              |               |                   | • lc         |         |                  |
|              |               |                   | • pld        |         |                  |
|              |               |                   |              |         |                  |
| RX_DESER_RE  | VERSE_LOOPBAC | KMux              |              | rx      | TODO             |
|              |               |                   | • rx         |         |                  |
|              |               |                   | • cdr        |         |                  |
|              |               |                   |              |         |                  |
| RX_EN        | 0-2           | Bool              | t/f          | f       | TODO             |
| RX_MODE_BIT  |               | Num               | W.1          | 8       | TODO             |
| KY_MODE_DII  | <b>9 U</b> -∠ | Nulli             |              | 0       | 1000             |
|              |               |                   | • 8          |         |                  |
|              |               |                   | • 10         |         |                  |
|              |               |                   | • 16         |         |                  |
|              |               |                   | • 20         |         |                  |
|              |               |                   |              |         |                  |
|              | L             | 1                 | 1            |         | les on nevt nage |

Table 11 – continued from previous page

| Nama         |                 |                | d from previous pa                                                                                                                                                 |               | Dearmarite         |
|--------------|-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------|--------------------|
| Name         | Instance        | Туре           | Values                                                                                                                                                             | Default       | Documenta-<br>tion |
| RX_SDCLK_EN  | 0-2             | Bool           | t/f                                                                                                                                                                | f             | TODO               |
| RX_VCO_BYPA  | \$50-2          | Mux            | <ul><li>clklow</li><li>fref</li><li>normal</li><li>nor-<br/>mal_dont_c</li></ul>                                                                                   | normal        | TODO               |
| TX_BUF_CML_  | EN0-2           | Bool           | t/f                                                                                                                                                                | f             | TODO               |
|              | 100N2_MODE_DRIV |                | U1                                                                                                                                                                 | v0p65         | TODO               |
|              |                 |                | • grounded • pull_down • pull_up • pull_up_vcc • tristated1 • tristated2 • tristated3 • tristated4 • v0p35 • v0p50 • v0p55 • v0p60 • v0p65 • v0p70 • v0p75 • v0p80 | cela          |                    |
| TX_BUF_DFT_S | EQ-2            | Mux            |                                                                                                                                                                    | pre_en_po2_en | TODO               |
|              |                 |                | vod_en_lsb vod_en_msl pol_en disabled pre_en_po2                                                                                                                   | _en           |                    |
| TX_BUF_DRIVE | RO-RESOLUTION_  | <u>CMTRS</u> L | <ul> <li>combination</li> <li>disabled</li> <li>off- set_main</li> <li>off- set_po1</li> </ul>                                                                     | offset_main   | TODO               |
| TX_BUF_EN    | 0-2             | Bool           | t/f                                                                                                                                                                | f             | TODO               |
|              | <u> </u>        |                | I                                                                                                                                                                  |               | loo on novt nogo   |

Table 11 – continued from previous page

| Name Instance              | Туре  | Values                                                                                          | Default                | Documenta-<br>tion |
|----------------------------|-------|-------------------------------------------------------------------------------------------------|------------------------|--------------------|
| TX_BUF_FIR_COBF2_SEL       | Mux   | • ram<br>• dynamic                                                                              | ram                    | TODO               |
| TX_BUF_LOCAL_(IR2_CTL      | Mux   | <ul><li>r49ohm</li><li>r29ohm</li><li>r42ohm</li><li>r22ohm</li></ul>                           | r29ohm                 | TODO               |
| TX_BUF_LST_AT <b>B</b> -2  | Ram   | 0-f                                                                                             | 0                      | TODO               |
| TX_BUF_RX_DETO-MODE        | Ram   | 0-f                                                                                             | 0                      | TODO               |
| TX_BUF_RX_DET0-PDB_EN      | Bool  | t/f                                                                                             | f                      | TODO               |
| TX_BUF_SLEW_RAZTE_CTRL     | Num   | • 15<br>• 30<br>• 50<br>• 90<br>• 160                                                           | 30                     | TODO               |
| TX_BUF_SWING_BOOST_DIS     | Bool  | t/f                                                                                             | f                      | TODO               |
| TX_BUF_TERM_SEL            | Mux   | <ul> <li>r150ohm</li> <li>r120ohm</li> <li>r100ohm</li> <li>r85ohm</li> <li>external</li> </ul> | r100ohm                | TODO               |
| TX_BUF_VCM_CURRENT_ADD     | Ram   | 0-3                                                                                             | 1                      | TODO               |
| TX_BUF_VOD_B@@ST_DIS       | Bool  | t/f                                                                                             | f                      | TODO               |
| TX_BUF_VOD_\$W-21ST_POST_T | APRam | 00-1f                                                                                           | 0                      | TODO               |
| TX_BUF_VOD_\$WJ-2MAIN_TAP  | Ram   | 00-3f                                                                                           | 0                      | TODO               |
| TX_CGB_CLK_M0F2E           | Mux   | • disable • en- able_mute • en- able_mute_                                                      | disable master_channel | TODO               |
| TX_CGB_COUNTER_RESET_EN    | Bool  | t/f                                                                                             | f                      | TODO               |
| TX_CGB_ENABL <b>B</b> -2   | Bool  | t/f                                                                                             | f                      | TODO               |
| TX_CGB_FREF_VCQ_BYPASS     | Bool  | t/f                                                                                             | f                      | TODO               |
| TX_CGB_MUX_POWER_DOWN      | Bool  | t/f                                                                                             | f                      | TODO               |
| TX_CGB_PCIE_RBSET          | Mux   | • normal • pcie                                                                                 | normal                 | TODO               |

Table 11 – continued from previous page

| Nome         |                        |               |                                                                                                                                | •                     | Doorragate         |
|--------------|------------------------|---------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------|--------------------|
| Name         | Instance               | Туре          | Values                                                                                                                         | Default               | Documenta-<br>tion |
| TX_CGB_RX_IQ |                        | Mux           | cgb_x1_m_ rx_output tristate                                                                                                   | tristate<br>div       | TODO               |
| TX_CGB_SYNC  | 0-2                    | Mux           | • normal • sync_rst                                                                                                            | sync_rst              | TODO               |
| TX_CGB_X1_CI | OCK_SOURCE_S           | EMux          | up_segmen  down_segm ffpll  ch1_txpll_t  ch2_txpll_b  same_ch_tx  hf- clk_xn_up  hf- clk_cn1_x6  hf- clk_xn_dn  hf- clk_ch1_x6 | ented<br>spll<br>s_dn | TODO               |
| TX_CGB_X1_DI |                        | Num           | • 1-2<br>• 4<br>• 8                                                                                                            | 1                     | TODO               |
| TX_CGB_XN_C  | L <b>0@</b> K_SOURCE_S | E <b>M</b> ux | • xn_up • ch1_x6_dn • xn_dn • ch1_x6_up • cgb_x1_m_                                                                            | cgb_x1_m_div          | TODO               |

Table 11 – continued from previous page

|                                         |               |       | d from previous pa |                 |            |
|-----------------------------------------|---------------|-------|--------------------|-----------------|------------|
| Name                                    | Instance      | Туре  | Values             | Default         | Documenta- |
|                                         |               |       |                    |                 | tion       |
| TX_MODE_BITS                            | 0-2           | Num   |                    | 8               | TODO       |
|                                         |               |       | • 8                |                 |            |
|                                         |               |       | • 10               |                 |            |
|                                         |               |       | • 16               |                 |            |
|                                         |               |       | • 20               |                 |            |
|                                         |               |       | • 80               |                 |            |
|                                         |               |       | - 60               |                 |            |
| TV CED CLV F                            | TALL DECKEN   | D     | 0.6                | 0               | TODO       |
|                                         | IV-ZX_DESKEW  | Ram   | 0-f                | 0               |            |
| TX_SER_DUTY_                            | _             | Ram   | 0-7                | 3               | TODO       |
|                                         | D)-DATA_MODE_ |       | t/f                | f               | TODO       |
| TX_SER_POST_                            |               | Bool  | t/f                | f               | TODO       |
| TX_VREF_ES_T                            | A <b>₽</b> -2 | Mux   |                    | vref_12r_ov_20r | TODO       |
|                                         |               |       | •                  |                 |            |
|                                         |               |       | vref_10r_ov        | _18r            |            |
|                                         |               |       | •                  |                 |            |
|                                         |               |       | vref_11r_ov        | 7 19r           |            |
|                                         |               |       | •                  |                 |            |
|                                         |               |       | vref_12r_ov        | 7 20r           |            |
|                                         |               |       | VICI_12I_0V        | _201            |            |
|                                         |               |       | vref_13r_ov        | . 21.           |            |
|                                         |               |       | VIEI_131_0V        | 211             |            |
|                                         |               |       | 6.14               | 22              |            |
|                                         |               |       | vref_14r_ov        | _22r            |            |
| DEE TOCKY DI                            | EOLA          | D 1   |                    | C               | TODO       |
| REF_IQCLK_BU                            |               | Bool  | t/f                | f               | TODO       |
| RX_IQCLK_BUI                            |               | Bool  | t/f                | f               | TODO       |
| FF-                                     | 0-5           | Mux   |                    | tristate        | TODO       |
| PLL_IQTXRXCL                            | K_DIRECTION   |       | • tristate         |                 |            |
|                                         |               |       | • up               |                 |            |
|                                         |               |       | • down             |                 |            |
|                                         |               |       |                    |                 |            |
| FF-                                     | 0-1           | Mux   |                    |                 | TODO       |
| PLL_IQCLK_DII                           | RECTION       |       | • tristate         |                 |            |
| _ (==================================== |               |       | • up               |                 |            |
|                                         |               |       | • down             |                 |            |
|                                         |               |       | down               |                 |            |
| CLK-                                    |               | Bool  | t/f                | f               | TODO       |
|                                         |               | וטטם  | W1                 | 1               | 1000       |
| BUF_DIV2_EN                             |               | Darat | 4.1E               | 4               | TODO       |
| CLK-                                    | 10            | Bool  | t/f                | t               | TODO       |
| BUF_LVPECL_D                            | IS            |       |                    |                 |            |
| CLK-                                    |               | Bool  | t/f                | t               | TODO       |
| BUF_TERM_DIS                            |               |       |                    |                 |            |
| CLK-                                    |               | Mux   |                    | tristate        | TODO       |
| BUF_VCM_PUP                             |               |       | • tristate         |                 |            |
|                                         |               |       | • vcc              |                 |            |
|                                         |               |       |                    |                 |            |
|                                         |               |       |                    |                 |            |

Table 11 – continued from previous page

| Name Instance                  | Туре | Values                                                                   | Default       | Documenta-<br>tion |
|--------------------------------|------|--------------------------------------------------------------------------|---------------|--------------------|
| SEG-<br>MENTED_0_DOWN_MUX_SEL  | Mux  | • ch2_txpll<br>• other_segm<br>• pd_1                                    | pd_1 ented    | TODO               |
| SEG-<br>MENTED_1_DOWN_MUX_SEL  | Mux  | • fpllin • mux1 • ch0_txpll • pd_2                                       | pd_2          | TODO               |
| SEG-<br>MENTED_1_UP_MUX_SEL    | Mux  | • fpllin • mux1 • ch2_txpll • pd_2 • ch1_txpll_t • ch1_txpll_t           |               | TODO               |
| XN_DN_SEL                      | Mux  | <ul><li> xn_dn</li><li> x6_up</li><li> x6_dn</li><li> pd_xn_dn</li></ul> | pd_xn_dn      | TODO               |
| XN_UP_SEL                      | Mux  | • xn_up • x6_up • x6_dn • pd_xn_up                                       | pd_xn_up      | TODO               |
| CLK-<br>BUF_DIV2_EN            | Bool | t/f                                                                      | f             | TODO               |
| CLK-<br>BUF_LVPECL_DIS<br>CLK- | Bool | t/f                                                                      | t             | TODO               |
| BUF_TERM_DIS CLK- BUF_VCM_PUP  | Mux  | • tristate<br>• vcc                                                      | tristate      | TODO               |
| SEG-<br>MENTED_0_DOWN_MUX_SEL  | Mux  | • ch2_txpll<br>• other_segm<br>• pd_1                                    | pd_1<br>ented | TODO               |

Table 11 – continued from previous page

| Name                 | Instance   | Туре | Values                                               | Default   | Documenta-<br>tion |
|----------------------|------------|------|------------------------------------------------------|-----------|--------------------|
| SEG-<br>MENTED_1_DO  | WN_MUX_SEL | Mux  | ch1_txpll_b  ch1_txpll_to fpllin mux2 ch0_txpll pd_2 | op        | TODO               |
| SEG-<br>MENTED_1_UP_ | _MUX_SEL   | Mux  | • fpllin • mux2 • pd_2 • ch2_txpll                   | ch2_txpll | TODO               |

#### 2.3.19 HMC

The Hardware memory controller controls sets of GPIOs to implement modern SDR and DDR memory interfaces. In the sx dies one of them is taken over by the HPS. They can be bypassed in favor of direct access to the GPIOs.

What triggers the bypass is unclear, but the default configuration is in bypass mode. When bypassed a direct connection is extablished between two pnodes with the same coordinates and only a different port type. The source ports DDIOPHYDQDIN are connected to IOINTDQDIN, routing the inputs to the chip, while the source ports IOINT\* are connected to the corresponding PHYDDIO\* ports.

TODO: everything

| Name          | Instance     | Туре | Values          | Default         | Documenta-<br>tion |
|---------------|--------------|------|-----------------|-----------------|--------------------|
| AC_DELAY_EN   |              | Ram  | 0-3             | 0               | TODO               |
| ADDR_ORDER    |              | Mux  |                 | chip_row_bank_c | olTODO             |
|               |              |      | •               |                 |                    |
|               |              |      | chip_row_b      | ank_col         |                    |
|               |              |      | •               | ,               |                    |
|               |              |      | chip_bank_      | row_col         |                    |
|               |              |      | row_chip_b      | ank col         |                    |
|               |              |      | 10 <b>e</b> p_0 | <b>v</b> or     |                    |
| ATTR_COUNTE   | R_ONE_MASK   | Ram  | 64 bits         | 0               | TODO               |
| ATTR_COUNTE   | R_ONE_MATCH  | Ram  | 64 bits         | 0               | TODO               |
| ATTR_COUNTE   | R_ONE_RESET  | Ram  | 0-1             | 0               | TODO               |
| ATTR_COUNTE   | R_ZERO_MASK  | Ram  | 64 bits         | 0               | TODO               |
| ATTR_COUNTE   | R_ZERO_MATCH | Ram  | 64 bits         | 0               | TODO               |
| ATTR_COUNTE   | R_ZERO_RESET | Ram  | 0-1             | 0               | TODO               |
| ATTR_DEBUG_S  | SELECT_BYTE  | Ram  | 32 bits         | 0               | TODO               |
| ATTR_STATIC_0 | CONFIG_VALID | Bool | t/f             | f               | TODO               |
| A_CSR_ATPG_E  | N            | Bool | t/f             | f               | TODO               |

Table 12 – continued from previous page

| A_CSR_LPDDR_I A_CSR_PIPELINE A_CSR_RESET_D A_CSR_WRAP_B CAL_REQ CFG_BURST_LE | EGLOBALENABL<br>DELAY_EN<br>BC_EN | Bool Bool Bool Bool | t/f<br>t/f<br>t/f                                                            | Default f | Documenta-<br>tion<br>TODO<br>TODO |
|------------------------------------------------------------------------------|-----------------------------------|---------------------|------------------------------------------------------------------------------|-----------|------------------------------------|
| A_CSR_PIPELINE<br>A_CSR_RESET_D<br>A_CSR_WRAP_B<br>CAL_REQ                   | EGLOBALENABL<br>DELAY_EN<br>BC_EN | Bool<br>Bool        | t/f                                                                          |           | TODO                               |
| A_CSR_PIPELINE<br>A_CSR_RESET_D<br>A_CSR_WRAP_B<br>CAL_REQ                   | EGLOBALENABL<br>DELAY_EN<br>BC_EN | Bool<br>Bool        | t/f                                                                          |           |                                    |
| A_CSR_RESET_C<br>A_CSR_WRAP_B<br>CAL_REQ                                     | DELAY_EN<br>C_EN                  | Bool                |                                                                              | -         | LODO                               |
| A_CSR_WRAP_B<br>CAL_REQ                                                      | C_EN                              |                     | 17.1                                                                         | f         | TODO                               |
| CAL_REQ                                                                      |                                   | 2001                | t/f                                                                          | f         | TODO                               |
|                                                                              | NCTH                              | Bool                | t/f                                                                          | f         | TODO                               |
|                                                                              | NULL                              | Num                 |                                                                              | 0         | TODO                               |
|                                                                              |                                   |                     | • 0<br>• 2<br>• 4<br>• 8<br>• 16                                             |           |                                    |
| CFG_INTERFACE                                                                | E WIDTH                           | Num                 |                                                                              | 0         | TODO                               |
|                                                                              |                                   |                     | • 0<br>• 8<br>• 16<br>• 24<br>• 32<br>• 40                                   |           |                                    |
| CFG_SELF_RFSH                                                                | I_EXIT_CYCLES                     | Num                 | • 0<br>• 37<br>• 44<br>• 52<br>• 59<br>• 74<br>• 88<br>• 200<br>• 512        | 0         | TODO                               |
| CFG_STARVE_LI                                                                | MIT                               | Ram                 | 00-3f                                                                        | 0         | TODO                               |
| CFG_TYPE                                                                     |                                   | Mux                 | <ul><li>ddr</li><li>ddr2</li><li>ddr3</li><li>lpddr</li><li>lpddr2</li></ul> | ddr       | TODO                               |
| CLR_INTR                                                                     |                                   | Bool                | t/f                                                                          | f         | TODO                               |
| CTL_ECC_ENAB                                                                 | LED                               | Bool                | t/f                                                                          | f         | TODO                               |
| CTL_ECC_RMW_                                                                 |                                   | Bool                | t/f                                                                          | f         | TODO                               |
| CTL_REGDIMM                                                                  |                                   | Bool                | t/f                                                                          | f         | TODO                               |
| CTL_USR_REFRE                                                                |                                   | Bool                | t/f                                                                          | f         | TODO                               |
| DATA_WIDTH                                                                   |                                   | Num                 | • 16<br>• 32<br>• 64                                                         | 16        | TODO                               |

Table 12 – continued from previous page

| Name                       | Instance     | Туре  | Values    | Default | Documenta-   |
|----------------------------|--------------|-------|-----------|---------|--------------|
| DDE DIED                   |              | D 1   |           | C       | tion<br>TODO |
| DBE_INTR                   | T            | Bool  | t/f       | f       |              |
| DDIO_ADDR_E                | N            | Ram   | 0000-ffff | 0       | TODO         |
| DDIO_BA_EN                 |              | Ram   | 0-7       | 0       | TODO         |
| DDIO_CAS_N_E               | N            | Bool  | t/f       | f       | TODO         |
| DDIO_CKE_EN                |              | Ram   | 0-3       | 0       | TODO         |
| DDIO_CS0_N_E               | N            | Ram   | 0-3       | 0       | TODO         |
| DDIO_DM_EN                 |              | Ram   | 00-1f     | 0       | TODO         |
| DDIO_DQSB_EN               | 1            | Ram   | 00-1f     | 0       | TODO         |
| DDIO_DQSLOG                | IC_EN        | Ram   | 00-1f     | 0       | TODO         |
| DDIO_DQS_EN                |              | Ram   | 00-1f     | 0       | TODO         |
| DDIO_DQ_EN                 |              | Ram   | 45 bits   | 0       | TODO         |
| DDIO_MEM_CL                | K_EN         | Bool  | t/f       | f       | TODO         |
| DDIO_MEM_CL                | K N EN       | Bool  | t/f       | f       | TODO         |
| DDIO_ODT_EN                |              | Ram   | 0-3       | 0       | TODO         |
| DDIO_RAS_N_E               | N            | Bool  | t/f       | f       | TODO         |
| DDIO_RESET_N               |              | Bool  | t/f       | f       | TODO         |
| DDIO_WE_N_E                |              | Bool  | t/f       | f       | TODO         |
| DE-                        | ,            | Ram   | 0-3       | 0       | TODO         |
| LAY_BONDING                |              | Kuiii |           |         | 1000         |
| DFX_BYPASS_E               |              | Bool  | t/f       | f       | TODO         |
| DIS-                       | NADLE        | Bool  | t/f       | f       | TODO         |
|                            | _            | D001  | 1/1       | 1       | ТОВО         |
| ABLE_MERGING               |              | Dam   | 0-3       | 0       | TODO         |
| DQA_DELAY_E                | N            | Ram   |           |         |              |
| DQS-                       | EN           | Ram   | 0-3       | 0       | TODO         |
| LOGIC_DELAY_               | EN           | -     | 0.2       |         | TODO         |
| DQ_DELAY_EN                |              | Ram   | 0-3       | 0       | TODO         |
| EN-                        |              | Bool  | t/f       | f       | TODO         |
| ABLE_ATPG                  |              |       |           |         |              |
| EN-                        |              | Bool  | t/f       | f       | TODO         |
| ABLE_BONDING               | G_WRAPBACK   |       |           |         |              |
| EN-                        |              | Bool  | t/f       | f       | TODO         |
| ABLE_BURST_I               | NTERRUPT     |       |           |         |              |
| EN-                        |              | Bool  | t/f       | f       | TODO         |
| ABLE_BURST_7               | ERMINATE     |       |           |         |              |
| EN-                        |              | Bool  | t/f       | f       | TODO         |
| ABLE_DQS_TRA               | ACKING       |       |           |         |              |
| EN-                        |              | Bool  | t/f       | f       | TODO         |
| ABLE_ECC_COI               | DE_OVERWRITE |       |           |         |              |
| <br>EN-                    | _            | Bool  | t/f       | f       | TODO         |
| ABLE_INTR                  |              |       |           |         |              |
| EN-                        |              | Bool  | t/f       | f       | TODO         |
| ABLE_NO_DM                 |              |       |           | -       |              |
| EN-                        |              | Bool  | t/f       | f       | TODO         |
| ABLE_PIPELINE              | GI OBAI      | Bool  | VI        | 1       | 1000         |
| ייים דו דרוועד             | , GLODI IL   | Ram   | 0-f       | 0       | TODO         |
| FY                         | ĺ            | Kaiii | 0-1       | U       | וטטט         |
| EX-                        | ACT TO ACT   |       |           |         |              |
| EX-<br>TRA_CTL_CLK_<br>EX- | ACT_TO_ACT   | Ram   | 0-f       | 0       | TODO         |

Table 12 – continued from previous page

| Nama        |                 |        | led from previou | 1 0     | Desuments            |
|-------------|-----------------|--------|------------------|---------|----------------------|
| Name        | Instance        | Туре   | Values           | Default | Documenta-           |
|             |                 |        |                  |         | tion                 |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | _ACT_TO_PCH     |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | ACT_TO_RDWR     |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | ARE PERIOD      |        |                  |         |                      |
| EX-         | THU _I EIUOD    | Ram    | 0-f              | 0       | TODO                 |
|             | ARF_TO_VALID    | Kain   | 0-1              |         | ТОВО                 |
| EX-         | ART_TO_VALID    | Dom    | 0-f              | 0       | TODO                 |
|             | FOLD ACT TO     | Ram    | 0-1              | U       | ТОДО                 |
|             | FOUR_ACT_TO_    |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
|             | PCH_ALL_TO_V    | ALID   |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | PCH_TO_VALID    |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | PDN PERIOD      |        |                  |         |                      |
| EX-         | TBI\_TERGOD     | Ram    | 0-f              | 0       | TODO                 |
|             | DDM TO WILLD    | Kain   | 0-1              |         | ТОВО                 |
|             | PDN_TO_VALID    | D      | 0.5              | 0       | TODO                 |
| EX-         | DD AD TO MAIN   | Ram    | 0-f              | 0       | TODO                 |
|             | RD_AP_TO_VAL    |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | _RD_TO_PCH      |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | RD TO RD        |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
|             | RD_TO_RD_DIFF   |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
|             | DD TO WD        | Kain   | 0-1              |         | ТОВО                 |
| TRA_CTL_CLK | KD_IO_WK        | D.     | 0.6              |         | TODO                 |
| EX-         | DD TO WD DG     | Ram    | 0-f              | 0       | TODO                 |
|             | RD_TO_WR_BC     |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | RD_TO_WR_DIF    | F_CHIP |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA CTL CLK | SRF_TO_VALID    |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
|             | SRF_TO_ZQ_CAI   |        |                  |         | 1020                 |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
|             | WR AP TO VAL    |        | 0-1              | U       | 1000                 |
|             | VV K_AF_IU_VAL  |        | 0.6              | 0       | TODO                 |
| EX-         | WD #0 P0***     | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | WR_TO_PCH       |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA_CTL_CLK | WR_TO_RD        |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
| TRA CTL CLK | WR_TO_RD_BC     |        |                  |         |                      |
| EX-         |                 | Ram    | 0-f              | 0       | TODO                 |
|             | WR_TO_RD_DIF    |        |                  |         | 1000                 |
| EX-         | ,,, K_1O_KD_DII | Ram    | 0-f              | 0       | TODO                 |
|             | WD TO WD        | Kalli  | 0-1              | U       | 1000                 |
| TRA_CTL_CLK | WK_IO_WK        |        |                  |         | ntinues on nevt nage |

Table 12 – continued from previous page

| Name           | nstance     | Туре | Values         | Default | Documenta-<br>tion |
|----------------|-------------|------|----------------|---------|--------------------|
| EX-            |             | Ram  | 0-f            | 0       | TODO               |
| TRA_CTL_CLK_W  | R TO WR DIF |      |                |         |                    |
| GANGED_ARF     |             | Bool | t/f            | f       | TODO               |
| GEN_DBE        |             | Ram  | 0-1            | 0       | TODO               |
| GEN_SBE        |             | Ram  | 0-1            | 0       | TODO               |
| IF_DQS_WIDTH   |             | Num  |                | 0       | TODO               |
|                |             |      | • 0-5          |         |                    |
| INC_SYNC       |             | Num  | • 2-3          | 2       | TODO               |
| LO-            |             | Num  |                | 0       | TODO               |
| CAL_IF_CS_WIDT | TH .        | TAIN | • 0-4          |         | 1000               |
| MASK_CORR_DR   | OPPED_INTR  | Bool | t/f            | f       | TODO               |
| MEM_AUTO_PD_0  | CYCLES      | Ram  | 0000-ffff      | 0       | TODO               |
| MEM_CLK_ENTR   | Y_CYCLES    | Ram  | 0-f            | 0       | TODO               |
| MEM_IF_AL      |             | Num  | • 0-10         | 0       | TODO               |
| MEM_IF_BANKAI  | DDR_WIDTH   | Num  | • 0<br>• 2-3   | 0       | TODO               |
| MEM_IF_COLADI  | OR_WIDTH    | Num  | • 0<br>• 8-12  | 0       | TODO               |
| MEM_IF_ROWADI  | DR_WIDTH    | Num  | • 0<br>• 12-16 | 0       | TODO               |
| MEM_IF_TCCD    |             | Num  | • 0-4          | 0       | TODO               |
| MEM_IF_TCL     |             | Num  | • 0<br>• 3-11  | 0       | TODO               |
| MEM_IF_TCWL    |             | Num  | • 0-8          | 0       | TODO               |
| MEM_IF_TFAW    |             | Num  | • 0-32         | 0       | TODO               |
|                |             |      | I.             | 1       |                    |

Table 12 – continued from previous page

| Nome             |               | Die 12 – Continue | Values    | •           | Dooumonto  |
|------------------|---------------|-------------------|-----------|-------------|------------|
| Name             | Instance      | Туре              | values    | Default     | Documenta- |
|                  |               |                   |           |             | tion       |
| MEM_IF_TMRD      |               | Num               |           | 0           | TODO       |
|                  |               |                   | • 0       |             |            |
|                  |               |                   | • 2       |             |            |
|                  |               |                   | • 4       |             |            |
|                  |               |                   |           |             |            |
| MEM_IF_TRAS      |               | Num               |           | 0           | TODO       |
| 1,121,121,121    |               | 1 (0111           | • 0-29    |             | 1020       |
|                  |               |                   | 0.27      |             |            |
| MEM IE TDC       |               | Nicon             |           | 0           | TODO       |
| MEM_IF_TRC       |               | Num               | 0.40      | 0           | TODO       |
|                  |               |                   | • 0-40    |             |            |
|                  |               |                   |           |             |            |
| MEM_IF_TRCD      |               | Num               |           | 0           | TODO       |
|                  |               |                   | • 0-11    |             |            |
|                  |               |                   |           |             |            |
| MEM IF TREFI     |               | Ram               | 0000-1fff | 0           | TODO       |
| MEM_IF_TRFC      |               | Ram               | 00-ff     | 0           | TODO       |
| MEM_IF_TRP       |               |                   | 00-11     | 0           |            |
| MEM_IF_IRP       |               | Num               |           | U           | TODO       |
|                  |               |                   | • 0       |             |            |
|                  |               |                   | • 2-10    |             |            |
|                  |               |                   |           |             |            |
| MEM_IF_TRRD      |               | Num               |           | 0           | TODO       |
|                  |               |                   | • 0-6     |             |            |
|                  |               |                   |           |             |            |
| MEM_IF_TRTP      |               | Num               |           | 0           | TODO       |
| WIEWI_II _ I KII |               | T (GIII           | • 0-8     |             | TODO       |
|                  |               |                   | 0-8       |             |            |
| MEM IE TWD       |               | NT                |           |             | TODO       |
| MEM_IF_TWR       |               | Num               | 0.10      | 0           | TODO       |
|                  |               |                   | • 0-12    |             |            |
|                  |               |                   |           |             |            |
| MEM_IF_TWTR      |               | Num               |           | 0           | TODO       |
|                  |               |                   | • 0-6     |             |            |
|                  |               |                   |           |             |            |
| MMR_CFG_MEI      | M BL          | Num               |           | 2           | TODO       |
| WININ_CI O_WIE   | n_bL          | 1 (dill           | • 2       |             | ТОВО       |
|                  |               |                   |           |             |            |
|                  |               |                   | • 4       |             |            |
|                  |               |                   | • 8       |             |            |
|                  |               |                   | • 16      |             |            |
|                  |               |                   |           |             |            |
| OUT-             |               | Bool              | t/f       | f           | TODO       |
| PUT_REGD         |               |                   |           |             |            |
| PDN_EXIT_CYC     | LES           | Mux               |           | disabled    | TODO       |
| 221,_2111_010    | ~             |                   | disabled  | 3.5.0.0.0.0 | - 02 0     |
|                  |               |                   | • fast    |             |            |
|                  |               |                   | • slow    |             |            |
|                  |               |                   | Slow      |             |            |
| DOMER CATA       | TEXAM CLICATE |                   | 0.5       |             | TODO       |
| POWER_SAVING     | _EXIT_CYCLES  | Ram               | 0-f       | 0           | TODO       |

Table 12 – continued from previous page

| Name                | Instance | Туре | Values                                                                                                 | Default                            | Documenta- |
|---------------------|----------|------|--------------------------------------------------------------------------------------------------------|------------------------------------|------------|
| PRIOR-              |          |      |                                                                                                        | 1: 11 1                            | tion       |
| TKIOK-<br>ITY_REMAP |          | Mux  | <ul><li>disabled</li><li>priority_0</li><li>priority_1</li><li>priority_2</li><li>priority_3</li></ul> | disabled                           | TODO       |
|                     |          |      | • priority_4 • priority_5 • priority_6 • priority_7                                                    |                                    |            |
| READ_ODT_CH         | IP       | Mux  | • disabled                                                                                             | disabled                           | TODO       |
|                     |          |      | read_chip0                                                                                             | odt0_chip1                         |            |
|                     |          |      | read_chip0                                                                                             | odt1_chip1                         |            |
|                     |          |      | read_chip0                                                                                             | _odt01_chip1                       |            |
|                     |          |      | read_chip0                                                                                             | _chip1_odt0                        |            |
|                     |          |      | •                                                                                                      | _odt0_chip1_odt0                   |            |
|                     |          |      | •                                                                                                      | odt1_chip1_odt0                    |            |
|                     |          |      | •                                                                                                      | odt01_chip1_odt0                   |            |
|                     |          |      | •                                                                                                      | _chip1_odt1                        |            |
|                     |          |      | •                                                                                                      | odt0_chip1_odt1<br>odt1_chip1_odt1 |            |
|                     |          |      | •                                                                                                      | odt01_chip1_odt1                   |            |
|                     |          |      | •                                                                                                      | _chip1_odt01                       |            |
|                     |          |      | •                                                                                                      | odt0_chip1_odt01                   |            |
|                     |          |      | read_chip0                                                                                             | odt1_chip1_odt01                   |            |
|                     |          |      | read_chip0                                                                                             | odt01_chip1_odt01                  |            |
| RE-<br>ORDER_DATA   |          | Bool | t/f                                                                                                    | f                                  | TODO       |
| SBE_INTR            |          | Bool | t/f                                                                                                    | f                                  | TODO       |
| TEST_MODE           |          | Bool | t/f                                                                                                    | f                                  | TODO       |
| USER_ECC_EN         |          | Bool | t/f                                                                                                    | f                                  | TODO       |

Table 12 – continued from previous page

| Nama           | Table 12 – continued from previous page |      |                                         |                    |                  |  |  |
|----------------|-----------------------------------------|------|-----------------------------------------|--------------------|------------------|--|--|
| Name           | Instance                                | Туре | Values                                  | Default            | Documenta-       |  |  |
|                |                                         | 1    |                                         |                    | tion             |  |  |
| WRITE_ODT_C    | HIP                                     | Mux  |                                         | disabled           | TODO             |  |  |
|                |                                         |      | <ul> <li>disabled</li> </ul>            |                    |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write_chip(                             | _odt0_chip1        |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write_chip(                             | _odt1_chip1        |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write_chip(                             | _odt01_chip1       |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write chip(                             | _chip1_odt0        |                  |  |  |
|                |                                         |      | •                                       | _ 1 _              |                  |  |  |
|                |                                         |      | write chin(                             | _odt0_chip1_odt0   |                  |  |  |
|                |                                         |      | • ************************************* |                    |                  |  |  |
|                |                                         |      | write chin(                             | _odt1_chip1_odt0   |                  |  |  |
|                |                                         |      | write_empe                              | _odt1_cmp1_odto    |                  |  |  |
|                |                                         |      | write chin                              | odt01_chip1_odt0   |                  |  |  |
|                |                                         |      | write_cnipc                             | _odio1_cilip1_odio |                  |  |  |
|                |                                         |      |                                         | .1.111.1           |                  |  |  |
|                |                                         |      | write_cnip(                             | _chip1_odt1        |                  |  |  |
|                |                                         |      | •                                       | 1.0 1.1            |                  |  |  |
|                |                                         |      | write_chip(                             | _odt0_chip1_odt1   |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write_chip(                             | _odt1_chip1_odt1   |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write_chip(                             | _odt01_chip1_odt1  |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write_chip(                             | _chip1_odt01       |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write_chip(                             | _odt0_chip1_odt01  |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write_chip(                             | _odt1_chip1_odt01  |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | write chip(                             | _odt01_chip1_odt0  | 1                |  |  |
|                |                                         |      |                                         |                    |                  |  |  |
| INST_ROM_DAT   | TA0-127                                 | Ram  | 20 bits                                 | 0                  | TODO             |  |  |
| AC ROM DATA    |                                         | Ram  | 30 bits                                 | 0                  | TODO             |  |  |
| AUTO_PCH_EN    |                                         | Bool | t/f                                     | f                  | TODO             |  |  |
| CLOCK_OFF      | 0-5                                     | Bool | t/f                                     | f                  | TODO             |  |  |
| CPORT_RDY_A    |                                         | Bool | t/f                                     | f                  | TODO             |  |  |
|                |                                         |      |                                         |                    |                  |  |  |
| CPORT_RFIFO_   |                                         | Ram  | 0-3                                     | 0                  | TODO             |  |  |
| CPORT_TYPE     | 0-5                                     | Mux  |                                         | disabled           | TODO             |  |  |
|                |                                         |      | <ul> <li>disabled</li> </ul>            |                    |                  |  |  |
|                |                                         |      | • write                                 |                    |                  |  |  |
|                |                                         |      | • read                                  |                    |                  |  |  |
|                |                                         |      | •                                       |                    |                  |  |  |
|                |                                         |      | bi_direction                            | 1                  |                  |  |  |
|                |                                         |      |                                         |                    |                  |  |  |
| CPORT_WFIFO    | MOASP                                   | Ram  | 0-3                                     | 0                  | TODO             |  |  |
| CYC_TO_RLD     |                                         | Ram  | 00-ff                                   | 0                  | TODO             |  |  |
| EN-            | 0-5                                     | Bool | t/f                                     | f                  | TODO             |  |  |
| ABLE_BONDIN    |                                         |      |                                         | -                  |                  |  |  |
| . IDDE_DOINDIN | <u> </u>                                |      | I                                       |                    | les on nevt nage |  |  |

Table 12 – continued from previous page

| Name              | Instance           | Туре | Values                                    | Default      | Documenta-<br>tion |
|-------------------|--------------------|------|-------------------------------------------|--------------|--------------------|
| PORT_WIDTH        | 0-5                | Num  | • 32<br>• 64<br>• 128<br>• 256            | 32           | TODO               |
| RCFG_STATIC_      | W <b>Œ</b> GHT     | Ram  | 00-1f                                     | 0            | TODO               |
| RCFG_USER_PF      | NOISITY            | Ram  | 0-7                                       | 0            | TODO               |
| THLD_JAR1         | 0-5                | Ram  | 00-3f                                     | 0            | TODO               |
| THLD_JAR2         | 0-5                | Ram  | 00-3f                                     | 0            | TODO               |
| RFIFO_CPORT_      | МОАВ               | Num  | • 0-5                                     | 0            | TODO               |
| SIN-<br>GLE_READY | 0-3                | Mux  | • concate-<br>nate<br>• separate          | concatenate  | TODO               |
| SYNC_MODE         | 0-3                | Mux  | • asyn-<br>chronous<br>• syn-<br>chronous | asynchronous | TODO               |
| USE_ALMOST_       | EMBTY              | Bool | t/f                                       | f            | TODO               |
| WFIFO_CPORT_      |                    | Num  | • 0-5                                     | 0            | TODO               |
| WFIFO_RDY_AI      | LMOST_FULL         | Bool | t/f                                       | f            | TODO               |
| RCFG_SUM_WT       | _ <b>P</b> RIORITY | Ram  | 00-ff                                     | 0            | TODO               |

| Port Name         | Instance | Port bits | Route node type | Inverter | Doc |
|-------------------|----------|-----------|-----------------|----------|-----|
| AFICTLLONGIDLE    |          | 0-1       | GIN             | i        | TOI |
| AFICTLREFRESHDONE |          | 0-1       | GIN             | i        | TOI |
| AFISEQBUSY        |          | 0-1       | GOUT            | p        | TOI |
| AVLADDRESS        |          | 0-15      | GOUT            | p        | TOI |
| AVLREAD           |          |           | GOUT            | p        | TOI |
| AVLREADDATA       |          | 0-31      | GIN             | i        | TOI |
| AVLRESETN         |          |           | GOUT            | p        | TOI |
| AVLWAITREQUEST    |          |           | GIN             | i        | TOI |
| AVLWRITE          |          |           | GOUT            | p        | TOI |
| AVLWRITEDATA      |          | 0-31      | GOUT            | p        | TOI |
| BONDINGIN         | 0-2      | 0-5       | GOUT            | p        | TOI |
| BONDINGOUT        | 0-2      | 0-5       | GIN             | i        | TOI |
| CTLCALREQ         |          |           | GIN             | i        | TOI |
| GLOBALRESETN      |          |           | GOUT            | p        | IOT |
| IAVSTCMDDATA      | 0-5      | 0-41      | GOUT            | p        | TOI |
| IAVSTCMDRESETN    | 0-5      |           | GOUT            | p        | IOT |

continues o

Table 13 – continued from previous page

| Port Name                 | Instance | ble 13 – continued from previous pag  | Route node type | Inverter | Dod |
|---------------------------|----------|---------------------------------------|-----------------|----------|-----|
| IAVSTRDCLK                | 0-3      |                                       | DCMUX           | р        | TO  |
| IAVSTRDREADY              | 0-3      |                                       | GOUT            | p        | TO  |
| IAVSTRDRESETN             | 0-3      |                                       | GOUT            | p        | TO  |
| IAVSTWRACKREADY           | 0-5      |                                       | GOUT            | p        | TO  |
| IAVSTWRCLK                |          | 0-3                                   | DCMUX           | p        | TO  |
| IAVSTWRDATA               | 0-3      | 0-89                                  | GOUT            | p        | TO  |
| IAVSTWRRESETN             | 0-3      |                                       | GOUT            | p        | TO  |
| IOINTADDRACLR             |          | 0-15                                  | GOUT            | p        | TO  |
| IOINTADDRDOUT             |          | 0-63                                  | GOUT            | p        | TO  |
| IOINTAFICALFAIL           |          |                                       | GIN             | i        | TO  |
| IOINTAFICALSUCCESS        |          |                                       | GIN             | i        | TO  |
| IOINTAFIRLAT              |          | 0-4                                   | GIN             | i        | TO  |
| IOINTAFIWLAT              |          | 0-3                                   | GIN             | i        | TO  |
| IOINTBAACLR               |          | 0-2                                   | GOUT            |          | TO  |
| IOINTBAACER               |          | 0-11                                  | GOUT            | p        | TO  |
| IOINTEADOUT               |          | V 11                                  | GOUT            | p        | TO  |
| IOINTCASNACLK             |          | 0-3                                   | GOUT            | p        | TO  |
| IOINTCASNDOUT             |          | 0-3                                   | GOUT            | p        | TO  |
| IOINTCKDOUT               |          | 0-3                                   | GOUT            | p        | TO  |
| IOINTCKEACLK              |          | 0-7                                   | GOUT            | p        | TO  |
| IOINTCKEDOUT              |          | 0-7                                   | GOUT            | p        | TO  |
| IOINTCKNDOUT              |          | 0-3                                   | GOUT            | p        | TO  |
|                           |          | 0-1                                   | GOUT            | p        |     |
| IOINTCSNDOUT              |          |                                       |                 | p        | TO  |
| IOINTDMDOUT               |          | 0-19                                  | GOUT            | p        | TO  |
| IOINTDQDIN                |          | 0-31, 36-67, 72-103, 108-139, 144-175 | GIN             | i        | TO  |
| IOINTDQDOUT               |          | 0-31, 36-67, 72-103, 108-139, 144-175 | GOUT            | p        | TO  |
| IOINTDQOE                 |          | 0-15, 18-33, 36-51, 54-69, 72-87      | GOUT            | p        | TO  |
| IOINTDQSBDOUT             |          | 0-19                                  | GOUT            | p        | TO  |
| IOINTDQSBOE               |          | 0-9                                   | GOUT            | p        | TO  |
| IOINTDQSDOUT              |          | 0-19                                  | GOUT            | p        | TO  |
| IOINTDQSLOGICACLRFIFOCTRL |          | 0-4                                   | GOUT            | p        | TO  |
| IOINTDQSLOGICACLRPSTAMBLE |          | 0-4                                   | GOUT            | p        | TO  |
| IOINTDQSLOGICDQSENA       |          | 0-9                                   | GOUT            | p        | TO  |
| IOINTDQSLOGICFIFORESET    |          | 0-4                                   | GOUT            | p        | TO  |
| IOINTDQSLOGICINCRDATAEN   |          | 0-9                                   | GOUT            | p        | TO  |
| IOINTDQSLOGICINCWRPTR     |          | 0-9                                   | GOUT            | p        | TO  |
| IOINTDQSLOGICOCT          |          | 0-9                                   | GOUT            | p        | TO  |
| IOINTDQSLOGICRDATAVALID   |          | 0-4                                   | GIN             | i        | TO  |
| IOINTDQSLOGICREADLATENCY  |          | 0-24                                  | GOUT            | p        | TO  |
| IOINTDQSOE                |          | 0-9                                   | GOUT            | p        | TO  |
| IOINTODTACLR              |          | 0-1                                   | GOUT            | p        | TO  |
| IOINTODTDOUT              |          | 0-7                                   | GOUT            | p        | TO  |
| IOINTRASNACLR             |          |                                       | GOUT            | p        | TO  |
| IOINTRASNDOUT             |          | 0-3                                   | GOUT            | p        | TO  |
| IOINTRESETNACLR           |          |                                       | GOUT            | p        | TO  |
| IOINTRESETNDOUT           |          | 0-3                                   | GOUT            | p        | TOI |
| IOINTWENACLR              |          |                                       | GOUT            | p        | TO  |
| IOINTWENDOUT              |          | 0-3                                   | GOUT            | p        | TO  |
| LOCALDEEPPOWERDNACK       |          |                                       | GIN             | i        | TO  |

continues o

Table 13 – continued from previous page

| Port Name            | Instance | Port bits | Route node type | Inverter | Doc |
|----------------------|----------|-----------|-----------------|----------|-----|
| LOCALDEEPPOWERDNCHIP |          | 0-1       | GOUT            | p        | TOI |
| LOCALDEEPPOWERDNREQ  |          |           | GOUT            | p        | TOI |
| LOCALINITDONE        |          |           | GIN             | i        | TOI |
| LOCALPOWERDOWNACK    |          |           | GIN             | i        | TOI |
| LOCALREFRESHACK      |          |           | GIN             | i        | TOI |
| LOCALREFRESHCHIP     |          | 0-1       | GOUT            | p        | TOI |
| LOCALREFRESHREQ      |          |           | GOUT            | p        | TOI |
| LOCALSELFRFSHACK     |          |           | GIN             | i        | TOI |
| LOCALSELFRFSHCHIP    |          | 0-1       | GOUT            | р        | TOI |
| LOCALSELFRFSHREQ     |          |           | GOUT            | p        | TOI |
| MMRADDR              |          | 0-9       | GOUT            | p        | TOI |
| MMRBE                |          |           | GOUT            | p        | TOI |
| MMRBURSTBEGIN        |          |           | GOUT            | p        | TOI |
| MMRBURSTCOUNT        |          | 0-1       | GOUT            | p        | TOI |
| MMRCLK               |          |           | DCMUX           | p        | TOI |
| MMRRDATA             |          | 0-7       | GIN             | i        | TOI |
| MMRRDATAVALID        |          |           | GIN             | i        | TOI |
| MMRREADREQ           |          |           | GOUT            | p        | TOI |
| MMRRESETN            |          |           | GOUT            | p        | TOI |
| MMRWAITREQUEST       |          |           | GIN             | i        | TOI |
| MMRWDATA             |          | 0-7       | GOUT            | p        | TOI |
| MMRWRITEREQ          |          |           | GOUT            | p        | TOI |
| OAMMREADY            |          | 0-5       | GIN             | i        | TOI |
| ORDAVSTDATA          | 0-3      | 0-79      | GIN             | i        | TOI |
| ORDAVSTVALID         | 0-3      |           | GIN             | i        | TOI |
| OWRACKAVSTDATA       | 0-5      |           | GIN             | i        | TOI |
| OWRACKAVSTVALID      | 0-5      |           | GIN             | i        | TOI |
| PHYRESETN            |          |           | GIN             | i        | TOI |
| PLLLOCKED            |          |           | GOUT            | р        | TOI |
| PORTCLK              | 0-5      |           | DCMUX           | p        | TOI |
| SCADDR               |          | 0-9       | GOUT            | p        | TOI |
| SCANEN               |          |           | GOUT            | p        | TOI |
| SCBE                 |          |           | GOUT            | p        | TOI |
| SCBURSTBEGIN         |          |           | GOUT            | p        | TOI |
| SCBURSTCOUNT         |          | 0-1       | GOUT            | p        | TOI |
| SCCLK                |          |           | DCMUX           | p        | TOI |
| SCRDATA              |          | 0-7       | GIN             | i        | TOI |
| SCRDATAVALID         |          |           | GIN             | i        | TOI |
| SCREADREQ            |          |           | GOUT            | p        | TOI |
| SCRESETN             |          |           | GOUT            | p        | TOI |
| SCWAITREQUEST        |          |           | GIN             | i        | TOI |
| SCWDATA              |          | 0-7       | GOUT            | p        | TOI |
| SCWRITEREQ           |          |           | GOUT            | p        | TOI |
| SOFTRESETN           |          |           | GOUT            | p        | TOI |

| Port Name | Instance | Port bits | Dir | Remote port | Documentation |
|-----------|----------|-----------|-----|-------------|---------------|
|           | 0-4      |           | >   | DQS16       | TODO          |
|           |          |           | >   | LVL         | TODO          |

Table 14 – continued from previous page

| Port Name         | Instance | Port bits                             | Dir | Remote port  | Documentation |
|-------------------|----------|---------------------------------------|-----|--------------|---------------|
| DDIOPHYDQDIN      |          | 0-31, 36-67, 72-103, 108-139, 144-175 | <   | GPIO:DATAOUT | TODO          |
| PHYDDIOADDRACLR   |          | 0-15                                  | >   | GPIO:ACLR    | TODO          |
| PHYDDIOADDRDOUT   |          | 0-63                                  | >   | GPIO:DATAIN  | TODO          |
| PHYDDIOBAACLR     |          |                                       | >   | GPIO:ACLR    | TODO          |
| PHYDDIOBADOUT     |          | 0-11                                  | >   | GPIO:DATAIN  | TODO          |
| PHYDDIOCASNACLR   |          |                                       | >   | GPIO:ACLR    | TODO          |
| PHYDDIOCASNDOUT   |          | 0-3                                   | >   | GPIO:DATAIN  | TODO          |
| PHYDDIOCKDOUT     |          | 0-3                                   | >   | GPIO:DATAIN  | TODO          |
| PHYDDIOCKEACLR    |          | 0-1                                   | >   | GPIO:ACLR    | TODO          |
| PHYDDIOCKEDOUT    |          | 0-7                                   | >   | GPIO:DATAIN  | TODO          |
| PHYDDIOCKNDOUT    |          | 0-3                                   | >   | GPIO:DATAIN  | TODO          |
| PHYDDIOCSNACLR    |          | 0-1                                   | >   | GPIO:ACLR    | TODO          |
| PHYDDIOCSNDOUT    |          | 0-7                                   | >   | GPIO:DATAIN  | TODO          |
| PHYDDIODMDOUT     |          | 0-19                                  | >   | GPIO:DATAIN  | TODO          |
| PHYDDIODQDOUT     |          | 0-31, 36-67, 72-103, 108-139, 144-175 | >   | GPIO:DATAIN  | TODO          |
| PHYDDIODQOE       |          | 0-15, 18-33, 36-51, 54-69, 72-87      | >   | GPIO:OEIN    | TODO          |
| PHYDDIODQSBDOUT   |          | 0-19                                  | >   | GPIO:DATAIN  | TODO          |
| PHYDDIODQSBOE     |          | 0-9                                   | >   | GPIO:OEIN    | TODO          |
| PHYDDIODQSDOUT    |          | 0-19                                  | >   | GPIO:DATAIN  | TODO          |
| PHYDDIODQSOE      |          | 0-9                                   | >   | GPIO:OEIN    | TODO          |
| PHYDDIOODTACLR    |          | 0-1                                   | >   | GPIO:ACLR    | TODO          |
| PHYDDIOODTDOUT    |          | 0-7                                   | >   | GPIO:DATAIN  | TODO          |
| PHYDDIORASNACLR   |          |                                       | >   | GPIO:ACLR    | TODO          |
| PHYDDIORASNDOUT   |          | 0-3                                   | >   | GPIO:DATAIN  | TODO          |
| PHYDDIORESETNACLR |          |                                       | >   | GPIO:ACLR    | TODO          |
| PHYDDIORESETNDOUT |          | 0-3                                   | >   | GPIO:DATAIN  | TODO          |
| PHYDDIOWENACLR    |          |                                       | >   | GPIO:ACLR    | TODO          |
| PHYDDIOWENDOUT    |          | 0-3                                   | >   | GPIO:DATAIN  | TODO          |

#### 2.3.20 HPS

The interface between the FPGA and the Hard processor system is done through 37 specialized blocks of 28 different types.

TODO: everything. GOUT/GIN/DCMUX mapping is done except for HPS\_CLOCKS.

#### HPS\_BOOT

| Port Name                 | In-    | Port bits | Route node type | In-    | Documenta- |
|---------------------------|--------|-----------|-----------------|--------|------------|
|                           | stance |           |                 | verter | tion       |
| BOOT_FROM_FPGA_ON_FAILURE |        |           | GOUT            | p      | TODO       |
| BOOT_FROM_FPGA_READY      |        |           | GOUT            | p      | TODO       |
| BSEL                      |        | 0-2       | GOUT            | p      | TODO       |
| BSEL_EN                   |        |           | GOUT            | p      | TODO       |
| CSEL                      |        | 0-1       | GOUT            | p      | TODO       |
| CSEL_EN                   |        |           | GOUT            | p      | TODO       |

### HPS\_CLOCKS

| Name            | Instance | Type | Values | Default | Documentation |
|-----------------|----------|------|--------|---------|---------------|
| RIGHT_CLOCK_SEL | 0-8      | Ram  | 0-3    | 3       | TODO          |
| TOP_CLOCK_SEL   | 0-8      | Ram  | 0-3    | 3       | TODO          |

| Port Name | Instance | Port bits | Dir | Remote port  | Documentation                 |
|-----------|----------|-----------|-----|--------------|-------------------------------|
| CLKOUT    | 0        | 0-3       | >   | CMUXHG:PLLIN | HPS clock output to clock mux |
| CLKOUT    | 0        | 0-8       | >   | CMUXHR:PLLIN | HPS clock output to clock mux |
| CLKOUT    | 1        | 5-8       | >   | CMUXVG:PLLIN | HPS clock output to clock mux |
| CLKOUT    | 1        | 0-8       | >   | CMUXVR:PLLIN | HPS clock output to clock mux |

### HPS\_CLOCKS\_RESETS

| Port Name             | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------------------|----------|-----------|-----------------|----------|---------------|
| F2H_COLD_RST_REQ_N    |          |           | GOUT            | p        | TODO          |
| F2H_DBG_RST_REQ_N     |          |           | GOUT            | p        | TODO          |
| F2H_PENDING_RST_ACK   |          |           | GOUT            | p        | TODO          |
| F2H_PERIPH_REF_CLK    |          |           | DCMUX           | p        | TODO          |
| F2H_SDRAM_REF_CLK     |          |           | DCMUX           | p        | TODO          |
| F2H_WARM_RST_REQ_N    |          |           | GOUT            | p        | TODO          |
| H2F_PENDING_RST_REQ_N |          |           | GIN             | i        | TODO          |
| PTP_REF_CLK           |          |           | DCMUX           | p        | TODO          |

### HPS\_CROSS\_TRIGGER

| Port Name   | Instance | Port bits | Route node type | Inverter | Documentation |
|-------------|----------|-----------|-----------------|----------|---------------|
| ASICCTL     |          | 0-7       | GIN             | i        | TODO          |
| CLK         |          |           | DCMUX           | p        | TODO          |
| CLK_EN      |          |           | GOUT            | p        | TODO          |
| TRIG_IN     |          | 0-7       | GOUT            | p        | TODO          |
| TRIG_INACK  |          | 0-7       | GIN             | i        | TODO          |
| TRIG_OUT    |          | 0-7       | GIN             | i        | TODO          |
| TRIG_OUTACK |          | 0-7       | GOUT            | p        | TODO          |

### HPS\_DBG\_APB

| Port Name       | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------------|----------|-----------|-----------------|----------|---------------|
| DBG_APB_DISABLE |          |           | GOUT            | p        | TODO          |
| P_ADDR          |          | 0-17      | GIN             | i        | TODO          |
| P_ADDR_31       |          |           | GIN             | i        | TODO          |
| P_CLK           |          |           | DCMUX           | p        | TODO          |
| P_CLK_EN        |          |           | GOUT            | p        | TODO          |
| P_ENABLE        |          |           | GIN             | i        | TODO          |
| P_RDATA         |          | 0-31      | GOUT            | p        | TODO          |
| P_READY         |          |           | GOUT            | p        | TODO          |
| P_RESET_N       |          |           | GIN             | i        | TODO          |
| P_SEL           |          |           | GIN             | i        | TODO          |
| P_SLV_ERR       |          |           | GOUT            | p        | TODO          |
| P_WDATA         |          | 0-31      | GIN             | i        | TODO          |
| P_WRITE         |          |           | GIN             | i        | TODO          |

### HPS\_DMA

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| ACK       | 0-7      |           | GIN             | i        | TODO          |
| REQ       | 0-7      |           | GOUT            | p        | TODO          |
| SINGLE    | 0-7      |           | GOUT            | p        | TODO          |

#### HPS\_FPGA2HPS

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| ARADDR    |          | 0-31      | GOUT            | p        | TODO          |
| ARBURST   |          | 0-1       | GOUT            | p        | TODO          |
| ARCACHE   |          | 0-3       | GOUT            | p        | TODO          |
| ARID      |          | 0-7       | GOUT            | p        | TODO          |
| ARLEN     |          | 0-3       | GOUT            | p        | TODO          |
| ARLOCK    |          | 0-1       | GOUT            | p        | TODO          |
| ARPROT    |          | 0-2       | GOUT            | p        | TODO          |
| ARREADY   |          |           | GIN             | i        | TODO          |
| ARSIZE    |          | 0-2       | GOUT            | p        | TODO          |
| ARUSER    |          | 0-4       | GOUT            | p        | TODO          |
| ARVALID   |          |           | GOUT            | p        | TODO          |
| AWADDR    |          | 0-31      | GOUT            | p        | TODO          |
| AWBURST   |          | 0-1       | GOUT            | p        | TODO          |
| AWCACHE   |          | 0-3       | GOUT            | p        | TODO          |
| AWID      |          | 0-7       | GOUT            | p        | TODO          |
| AWLEN     |          | 0-3       | GOUT            | p        | TODO          |
| AWLOCK    |          | 0-1       | GOUT            | p        | TODO          |
| AWPROT    |          | 0-2       | GOUT            | p        | TODO          |
| AWREADY   |          |           | GIN             | i        | TODO          |
| AWSIZE    |          | 0-2       | GOUT            | p        | TODO          |

Table 15 – continued from previous page

| Port Name        | Instance | Port bits | Route node type | Inverter | Documentation |
|------------------|----------|-----------|-----------------|----------|---------------|
| AWUSER           |          | 0-4       | GOUT            | p        | TODO          |
| AWVALID          |          |           | GOUT            | p        | TODO          |
| BID              |          | 0-7       | GIN             | i        | TODO          |
| BREADY           |          |           | GOUT            | p        | TODO          |
| BRESP            |          | 0-1       | GIN             | i        | TODO          |
| BVALID           |          |           | GIN             | i        | TODO          |
| CLK              |          |           | DCMUX           | p        | TODO          |
| PORT_SIZE_CONFIG |          | 0-1       | GOUT            | p        | TODO          |
| RDATA            |          | 0-127     | GIN             | i        | TODO          |
| RID              |          | 0-7       | GIN             | i        | TODO          |
| RLAST            |          |           | GIN             | i        | TODO          |
| RREADY           |          |           | GOUT            | p        | TODO          |
| RRESP            |          | 0-1       | GIN             | i        | TODO          |
| RVALID           |          |           | GIN             | i        | TODO          |
| WDATA            |          | 0-127     | GOUT            | p        | TODO          |
| WID              |          | 0-7       | GOUT            | p        | TODO          |
| WLAST            |          |           | GOUT            | p        | TODO          |
| WREADY           |          |           | GIN             | i        | TODO          |
| WSTRB            |          | 0-15      | GOUT            | p        | TODO          |
| WVALID           |          |           | GOUT            | p        | TODO          |

### HPS\_FPGA2SDRAM

| Port Name           | Instance | Port bits | Route node type | Inverter | Documentation |
|---------------------|----------|-----------|-----------------|----------|---------------|
| BONDING_OUT         | 0-1      | 0-3       | GIN             | i        | TODO          |
| CFG_AXI_MM_SELECT   |          | 0-5       | GOUT            | p        | TODO          |
| CFG_CPORT_RFIFO_MAP |          | 0-17      | GOUT            | p        | TODO          |
| CFG_CPORT_TYPE      |          | 0-11      | GOUT            | p        | TODO          |
| CFG_CPORT_WFIFO_MAP |          | 0-17      | GOUT            | p        | TODO          |
| CFG_PORT_WIDTH      |          | 0-11      | GOUT            | p        | TODO          |
| CFG_RFIFO_CPORT_MAP |          | 0-15      | GOUT            | p        | TODO          |
| CFG_WFIFO_CPORT_MAP |          | 0-15      | GOUT            | p        | TODO          |
| CMD_DATA            | 0-5      | 0-59      | GOUT            | p        | TODO          |
| CMD_PORT_CLK        | 0-5      |           | DCMUX           | p        | TODO          |
| CMD_READY           | 0-5      |           | GIN             | i        | TODO          |
| CMD_VALID           | 0-5      |           | GOUT            | p        | TODO          |
| RD_CLK              | 0-3      |           | DCMUX           | p        | TODO          |
| RD_DATA             | 0-3      | 0-79      | GIN             | i        | TODO          |
| RD_READY            | 0-3      |           | GOUT            | p        | TODO          |
| RD_VALID            | 0-3      |           | GIN             | i        | TODO          |
| WRACK_DATA          | 0-5      | 0-9       | GIN             | i        | TODO          |
| WRACK_READY         | 0-5      |           | GOUT            | p        | TODO          |
| WRACK_VALID         | 0-5      |           | GIN             | i        | TODO          |
| WR_CLK              | 0-3      |           | DCMUX           | p        | TODO          |
| WR_DATA             | 0-3      | 0-89      | GOUT            | p        | TODO          |
| WR_READY            | 0-3      |           | GIN             | i        | TODO          |
| WR_VALID            | 0-3      |           | GOUT            | p        | TODO          |

### HPS\_HPS2FPGA

| Port Name        | Instance | Port bits | Route node type | Inverter | Documentation |
|------------------|----------|-----------|-----------------|----------|---------------|
| ARADDR           |          | 0-29      | GIN             | i        | TODO          |
| ARBURST          |          | 0-1       | GIN             | i        | TODO          |
| ARCACHE          |          | 0-3       | GIN             | i        | TODO          |
| ARID             |          | 0-11      | GIN             | i        | TODO          |
| ARLEN            |          | 0-3       | GIN             | i        | TODO          |
| ARLOCK           |          | 0-1       | GIN             | i        | TODO          |
| ARPROT           |          | 0-2       | GIN             | i        | TODO          |
| ARREADY          |          |           | GOUT            | p        | TODO          |
| ARSIZE           |          | 0-2       | GIN             | i        | TODO          |
| ARVALID          |          |           | GIN             | i        | TODO          |
| AWADDR           |          | 0-29      | GIN             | i        | TODO          |
| AWBURST          |          | 0-1       | GIN             | i        | TODO          |
| AWCACHE          |          | 0-3       | GIN             | i        | TODO          |
| AWID             |          | 0-11      | GIN             | i        | TODO          |
| AWLEN            |          | 0-3       | GIN             | i        | TODO          |
| AWLOCK           |          | 0-1       | GIN             | i        | TODO          |
| AWPROT           |          | 0-2       | GIN             | i        | TODO          |
| AWREADY          |          |           | GOUT            | p        | TODO          |
| AWSIZE           |          | 0-2       | GIN             | i        | TODO          |
| AWVALID          |          |           | GIN             | i        | TODO          |
| BID              |          | 0-11      | GOUT            | p        | TODO          |
| BREADY           |          |           | GIN             | i        | TODO          |
| BRESP            |          | 0-1       | GOUT            | p        | TODO          |
| BVALID           |          |           | GOUT            | p        | TODO          |
| CLK              |          |           | DCMUX           | p        | TODO          |
| PORT_SIZE_CONFIG |          | 0-1       | GOUT            | p        | TODO          |
| RDATA            |          | 0-127     | GOUT            | p        | TODO          |
| RID              |          | 0-11      | GOUT            | p        | TODO          |
| RLAST            |          |           | GOUT            | p        | TODO          |
| RREADY           |          |           | GIN             | i        | TODO          |
| RRESP            |          | 0-1       | GOUT            | p        | TODO          |
| RVALID           |          |           | GOUT            | p        | TODO          |
| WDATA            |          | 0-127     | GIN             | i        | TODO          |
| WID              |          | 0-11      | GIN             | i        | TODO          |
| WLAST            |          |           | GIN             | i        | TODO          |
| WREADY           |          |           | GOUT            | p        | TODO          |
| WSTRB            |          | 0-15      | GIN             | i        | TODO          |
| WVALID           |          |           | GIN             | i        | TODO          |

### HPS\_HPS2FPGA\_LIGHT\_WEIGHT

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| ARADDR    |          | 0-20      | GIN             | i        | TODO          |
| ARBURST   |          | 0-1       | GIN             | i        | TODO          |
| ARCACHE   |          | 0-3       | GIN             | i        | TODO          |
| ARID      |          | 0-11      | GIN             | i        | TODO          |
| ARLEN     |          | 0-3       | GIN             | i        | TODO          |
| ARLOCK    |          | 0-1       | GIN             | i        | TODO          |
| ARPROT    |          | 0-2       | GIN             | i        | TODO          |
| ARREADY   |          |           | GOUT            | p        | TODO          |
| ARSIZE    |          | 0-2       | GIN             | i        | TODO          |
| ARVALID   |          |           | GIN             | i        | TODO          |
| AWADDR    |          | 0-20      | GIN             | i        | TODO          |
| AWBURST   |          | 0-1       | GIN             | i        | TODO          |
| AWCACHE   |          | 0-3       | GIN             | i        | TODO          |
| AWID      |          | 0-11      | GIN             | i        | TODO          |
| AWLEN     |          | 0-3       | GIN             | i        | TODO          |
| AWLOCK    |          | 0-1       | GIN             | i        | TODO          |
| AWPROT    |          | 0-2       | GIN             | i        | TODO          |
| AWREADY   |          |           | GOUT            | p        | TODO          |
| AWSIZE    |          | 0-2       | GIN             | i        | TODO          |
| AWVALID   |          |           | GIN             | i        | TODO          |
| BID       |          | 0-11      | GOUT            | p        | TODO          |
| BREADY    |          |           | GIN             | i        | TODO          |
| BRESP     |          | 0-1       | GOUT            | p        | TODO          |
| BVALID    |          |           | GOUT            | p        | TODO          |
| CLK       |          |           | DCMUX           | p        | TODO          |
| RDATA     |          | 0-31      | GOUT            | p        | TODO          |
| RID       |          | 0-11      | GOUT            | p        | TODO          |
| RLAST     |          |           | GOUT            | p        | TODO          |
| RREADY    |          |           | GIN             | i        | TODO          |
| RRESP     |          | 0-1       | GOUT            | p        | TODO          |
| RVALID    |          |           | GOUT            | p        | TODO          |
| WDATA     |          | 0-31      | GIN             | i        | TODO          |
| WID       |          | 0-11      | GIN             | i        | TODO          |
| WLAST     |          |           | GIN             | i        | TODO          |
| WREADY    |          |           | GOUT            | p        | TODO          |
| WSTRB     |          | 0-3       | GIN             | i        | TODO          |
| WVALID    |          |           | GIN             | i        | TODO          |

### HPS\_INTERRUPTS

| Port Name         | Instance | Port bits | Route node type | Inverter | Documentation |
|-------------------|----------|-----------|-----------------|----------|---------------|
| H2F_CAN_IRQ       | 0-1      |           | GIN             | i        | TODO          |
| H2F_CLKMGR_IRQ    |          |           | GIN             | i        | TODO          |
| H2F_CTI_IRQ_N     | 0-1      |           | GIN             | i        | TODO          |
| H2F_DMA_ABORT_IRQ |          |           | GIN             | i        | TODO          |
| H2F_DMA_IRQ       | 0-7      |           | GIN             | i        | TODO          |
| H2F_EMAC_IRQ      | 0-1      |           | GIN             | i        | TODO          |
| H2F_FPGA_MAN_IRQ  |          |           | GIN             | i        | TODO          |
| H2F_GPIO_IRQ      | 0-2      |           | GIN             | i        | TODO          |
| H2F_I2C_EMAC_IRQ  | 0-1      |           | GIN             | i        | TODO          |
| H2F_I2C_IRQ       | 0-1      |           | GIN             | i        | TODO          |
| H2F_L4SP_IRQ      | 0-1      |           | GIN             | i        | TODO          |
| H2F_MPUWAKEUP_IRQ |          |           | GIN             | i        | TODO          |
| H2F_NAND_IRQ      |          |           | GIN             | i        | TODO          |
| H2F_OSC_IRQ       | 0-1      |           | GIN             | i        | TODO          |
| H2F_QSPI_IRQ      |          |           | GIN             | i        | TODO          |
| H2F_SDMMC_IRQ     |          |           | GIN             | i        | TODO          |
| H2F_SPI_IRQ       | 0-3      |           | GIN             | i        | TODO          |
| H2F_UART_IRQ      | 0-1      |           | GIN             | i        | TODO          |
| H2F_USB_IRQ       | 0-1      |           | GIN             | i        | TODO          |
| H2F_WDOG_IRQ      | 0-1      |           | GIN             | i        | TODO          |
| IRQ               |          | 0-63      | GOUT            | p        | TODO          |

### HPS\_JTAG

| Port Name  | Instance | Port bits | Route node type | Inverter | Documentation |
|------------|----------|-----------|-----------------|----------|---------------|
| NENAB_JTAG |          |           | GIN             | i        | TODO          |
| NTRST      |          |           | GIN             | i        | TODO          |
| TCK        |          |           | GIN             | i        | TODO          |
| TDI        |          |           | GIN             | i        | TODO          |
| TMS        |          |           | GIN             | i        | TODO          |

#### HPS\_LOAN\_IO

| Port Name  | Instance | Port bits | Route node type | Inverter | Documentation |
|------------|----------|-----------|-----------------|----------|---------------|
| INPUT_ONLY |          | 0-13      | GIN             | i        | TODO          |
| LOANIO_IN  |          | 0-70      | GIN             | i        | TODO          |
| LOANIO_OE  |          | 0-70      | GOUT            | p        | TODO          |
| LOANIO_OUT |          | 0-70      | GOUT            | p        | TODO          |

#### HPS\_MPU\_EVENT\_STANDBY

| Port Name  | Instance | Port bits | Route node type | Inverter | Documentation |
|------------|----------|-----------|-----------------|----------|---------------|
| EVENTI     |          |           | GOUT            | p        | TODO          |
| EVENTO     |          |           | GIN             | i        | TODO          |
| STANDBYWFE |          | 0-1       | GIN             | i        | TODO          |
| STANDBYWFI |          | 0-1       | GIN             | i        | TODO          |

#### HPS\_MPU\_GENERAL\_PURPOSE

This block provides one input and one output 32 bits port directly accessible from the arm cores at 0xff706010 (arm to fpga) and 0xff706014 (fpga to arm).

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation         |
|-----------|----------|-----------|-----------------|----------|-----------------------|
| GP_IN     |          | 0-31      | GOUT            | p        | Port from fpga to arm |
| GP_OUT    |          | 0-31      | GIN             | i        | Port from arm to fpga |

#### HPS\_PERIPHERAL\_CAN

(2 blocks)

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| RXD       |          |           | GOUT            | p        | TODO          |
| TXD       |          |           | GIN             | i        | TODO          |

#### HPS\_PERIPHERAL\_EMAC

(2 blocks)

| Port Name         | Instance | Port bits | Route node type | Inverter | Documentation |
|-------------------|----------|-----------|-----------------|----------|---------------|
| CLK_RX_I          |          |           | DCMUX           | p        | TODO          |
| CLK_TX_I          |          |           | DCMUX           | p        | TODO          |
| GMII_MDC_O        |          |           | GIN             | i        | TODO          |
| GMII_MDI_I        |          |           | GOUT            | p        | TODO          |
| GMII_MDO_O        |          |           | GIN             | i        | TODO          |
| GMII_MDO_O_E      |          |           | GIN             | i        | TODO          |
| PHY_COL_I         |          |           | GOUT            | p        | TODO          |
| PHY_CRS_I         |          |           | GOUT            | p        | TODO          |
| PHY_RXDV_I        |          |           | GOUT            | p        | TODO          |
| PHY_RXD_I         |          | 0-7       | GOUT            | p        | TODO          |
| PHY_RXER_I        |          |           | GOUT            | p        | TODO          |
| PHY_TXD_O         |          | 0-7       | GIN             | i        | TODO          |
| PHY_TXEN_O        |          |           | GIN             | i        | TODO          |
| PHY_TXER_O        |          |           | GIN             | i        | TODO          |
| PTP_AUX_TS_TRIG_I |          |           | GOUT            | p        | TODO          |
| PTP_PPS_O         |          |           | GIN             | i        | TODO          |
| RST_CLK_RX_N_O    |          |           | GIN             | i        | TODO          |
| RST_CLK_TX_N_O    |          |           | GIN             | i        | TODO          |

### HPS\_PERIPHERAL\_I2C

(4 blocks)

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| OUT_CLK   |          |           | GIN             | i        | TODO          |
| OUT_DATA  |          |           | GIN             | i        | TODO          |
| SCL       |          |           | DCMUX           | p        | TODO          |
| SDA       |          |           | GOUT            | p        | TODO          |

### HPS\_PERIPHERAL\_NAND

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| ADQ_IN    |          | 0-7       | GOUT            | p        | TODO          |
| ADQ_OE    |          |           | GIN             | i        | TODO          |
| ADQ_OUT   |          | 0-7       | GIN             | i        | TODO          |
| ALE       |          |           | GIN             | i        | TODO          |
| CEBAR     |          | 0-3       | GIN             | i        | TODO          |
| CLE       |          |           | GIN             | i        | TODO          |
| RDY_BUSY  |          | 0-3       | GOUT            | p        | TODO          |
| REBAR     |          |           | GIN             | i        | TODO          |
| WEBAR     |          |           | GIN             | i        | TODO          |
| WPBAR     |          |           | GIN             | i        | TODO          |

#### HPS\_PERIPHERAL\_QSPI

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| MI        | 0-3      |           | GOUT            | p        | TODO          |
| MO        | 0-3      |           | GIN             | i        | TODO          |
| N_MO_EN   |          | 0-3       | GIN             | i        | TODO          |
| N_SS_OUT  |          | 0-3       | GIN             | i        | TODO          |

#### HPS\_PERIPHERAL\_SDMMC

| Port Name   | Instance | Port bits | Route node type | Inverter | Documentation |
|-------------|----------|-----------|-----------------|----------|---------------|
| CARD_INTN_I |          |           | GOUT            | p        | TODO          |
| CCLK_OUT    |          |           | GIN             | i        | TODO          |
| CDN_I       |          |           | GOUT            | p        | TODO          |
| CLK_IN      |          |           | GOUT            | p        | TODO          |
| CMD_EN      |          |           | GIN             | i        | TODO          |
| CMD_I       |          |           | GOUT            | p        | TODO          |
| CMD_O       |          |           | GIN             | i        | TODO          |
| DATA_EN     |          | 0-7       | GIN             | i        | TODO          |
| DATA_I      |          | 0-7       | GOUT            | p        | TODO          |
| DATA_O      |          | 0-7       | GIN             | i        | TODO          |
| PWR_ENA_O   |          |           | GIN             | i        | TODO          |
| RSTN_O      |          |           | GIN             | i        | TODO          |
| VS_O        |          |           | GIN             | i        | TODO          |
| WP_I        |          |           | GOUT            | p        | TODO          |

### HPS\_PERIPHERAL\_SPI\_MASTER

(2 blocks)

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| RXD       |          |           | GOUT            | p        | TODO          |
| SSI_OE_N  |          |           | GIN             | i        | TODO          |
| SS_IN_N   |          |           | GOUT            | p        | TODO          |
| SS_N      | 0-3      |           | GIN             | i        | TODO          |
| TXD       |          |           | GIN             | i        | TODO          |

### HPS\_PERIPHERAL\_SPI\_SLAVE

(2 blocks)

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| RXD       |          |           | GOUT            | p        | TODO          |
| SCLK_IN   |          |           | DCMUX           | p        | TODO          |
| SSI_OE_N  |          |           | GIN             | i        | TODO          |
| SS_IN_N   |          |           | GOUT            | p        | TODO          |
| TXD       |          |           | GIN             | i        | TODO          |

### HPS\_PERIPHERAL\_UART

(2 blocks)

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| CTS       |          |           | GOUT            | p        | TODO          |
| DCD       |          |           | GOUT            | p        | TODO          |
| DSR       |          |           | GOUT            | p        | TODO          |
| DTR       |          |           | GIN             | i        | TODO          |
| OUT_N     | 0-1      |           | GIN             | i        | TODO          |
| RI        |          |           | GOUT            | p        | TODO          |
| RTS       |          |           | GIN             | i        | TODO          |
| RXD       |          |           | GOUT            | p        | TODO          |
| TXD       |          |           | GIN             | i        | TODO          |

### HPS\_PERIPHERAL\_USB

(2 blocks)

| Port Name   | Instance | Port bits | Route node type | Inverter | Documentation |
|-------------|----------|-----------|-----------------|----------|---------------|
| CLK         |          |           | DCMUX           | p        | TODO          |
| DATAIN      |          | 0-7       | GOUT            | p        | TODO          |
| DATAOUT     |          | 0-7       | GIN             | i        | TODO          |
| DATA_OUT_EN |          | 0-7       | GIN             | i        | TODO          |
| DIR         |          |           | GOUT            | p        | TODO          |
| NXT         |          |           | GOUT            | p        | TODO          |
| STP         |          |           | GIN             | i        | TODO          |

#### HPS\_STM\_EVENT

| Port Name | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------|----------|-----------|-----------------|----------|---------------|
| STM_EVENT |          | 0-27      | GOUT            | p        | TODO          |

### HPS\_TEST

| Port Name                         | Instance | Port bits | Route node type | Inverter | Documentation |
|-----------------------------------|----------|-----------|-----------------|----------|---------------|
| CFG_DFX_BYPASS_ENABLE             |          |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_ATPG_EN               |          |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_AVSTCMDPORTCLK_TESTEN |          | 0-5       | GOUT            | p        | TODO          |
| DFT_IN_FPGA_AVSTRDCLK_TESTEN      |          | 0-3       | GOUT            | p        | TODO          |
| DFT_IN_FPGA_AVSTWRCLK_TESTEN      |          | 0-3       | GOUT            | p        | TODO          |
| DFT_IN_FPGA_BISTEN                |          |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_BIST_CPU_SI           |          |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_BIST_L2_SI            |          |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_BIST_NRST             |          |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_BIST_PERI_SI          | 0-2      |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_BIST_SE               |          |           | GOUT            | p        | TODO          |

Table 18 – continued from previous page

| Table 18 – continued from previous page        |          |           |                 |          |               |  |  |  |
|------------------------------------------------|----------|-----------|-----------------|----------|---------------|--|--|--|
| Port Name                                      | Instance | Port bits | Route node type | Inverter | Documentation |  |  |  |
| DFT_IN_FPGA_CANTESTEN                          | 0-1      |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_CFGTESTEN                          |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_CTICLK_TESTEN                      |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DBGATTESTEN                        |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DBGTESTEN                          |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DBGTMTESTEN                        |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DBGTRTESTEN                        |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DDR2XDQSTESTEN                     |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DDRDQSTESTEN                       |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DDRDQTESTEN                        |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DLLNRST                            |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DLLUPDWNEN                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DLLUPNDN                           |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_DQSUPDTEN                          |          | 0-4       | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_ECCBYP                             |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_EMACTESTEN                         | 0-1      |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_F2SAXICLK_TESTEN                   |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_F2SPCLKDBG_TESTEN                  |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_FMBHNIOTRI                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT IN FPGA FMCSREN                            |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_FMNIOTRI                           |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_FMPLNIOTRI                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_GPIODBTESTEN                       |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_HIOCLKIN0                          |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_HIOSCANCLK_TESTEN                  |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_HIOSCANEN                          |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_HIOSCANIN                          |          | 0-1       | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_HIOSCLR                            |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_IPSCCLK                            |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_IPSCENABLE                         |          | 0-11      | GOUT            | p        | TODO          |  |  |  |
| DFT IN FPGA IPSCIN                             |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT IN FPGA IPSCUPDATE                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_L3MAINTESTEN                       |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_L3MPTESTEN                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_L3SPTESTEN                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT IN FPGA L4MAINTESTEN                       |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT IN FPGA L4MPTESTEN                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_L4SPTESTEN                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT IN FPGA LWH2FAXICLK TESTEN                 |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_MEM_CPU_SI                         |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_MEM_L2_SI                          |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_MEM_PERI_SI                        | 0-2      |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_MEM_SE                             | 0 2      |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_MPUL2RAMTESTEN                     |          |           | GOUT            |          | TODO          |  |  |  |
| DFT_IN_FPGA_MPUPERITESTEN                      |          |           | GOUT            | p<br>p   | TODO          |  |  |  |
| DFT_IN_FPGA_MPUTESTEN  DFT_IN_FPGA_MPUTESTEN   |          |           | GOUT            |          | TODO          |  |  |  |
| DFT_IN_FPGA_MPU_SCAN_MODE                      |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT IN FPGA_MPG_SCAN_MODE  DFT IN FPGA MTESTEN |          |           | GOUT            | p        | TODO          |  |  |  |
| DFT_IN_FPGA_MITESTEN  DFT_IN_FPGA_NANDTESTEN   |          |           | GOUT            | p        | TODO          |  |  |  |
| DI.I_III_LLOW_IMMINTEGLEM                      |          |           | 0001            | p        | TODO          |  |  |  |

Table 18 – continued from previous page

|                                                   | <ul><li>continued</li></ul> | •         |                 |          |               |
|---------------------------------------------------|-----------------------------|-----------|-----------------|----------|---------------|
| Port Name                                         | Instance                    | Port bits | Route node type | Inverter | Documentation |
| DFT_IN_FPGA_NANDXTESTEN                           |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTCLKENUSR                           |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTCLKUSR                             |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTENSERUSER                          |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTNCLRUSR                            |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTS2PLOAD                            |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTSCANCLK                            |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTSCANEN                             |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTSCANIN                             |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OCTSERDATA                            |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_OSC1TESTEN                            |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PIPELINE_SE_ENABLE                    |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLLBYPASS                             |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLLBYPASS_SEL                         |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLLTEST_INPUT_EN                      |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_ADVANCE                           |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_BG_PWRDN                          | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_BG_RESET                          | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_BWADJ                             |                             | 0-11      | GOUT            | p        | TODO          |
| DFT IN FPGA PLL CLKF                              |                             | 0-12      | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_CLKOD                             |                             | 0-8       | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_CLKR                              |                             | 0-5       | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_CLK_SELECT                        | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_ENSAT                             |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_FASTEN                            |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_OUTRESET                          | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_OUTRESETALL                       | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_PWRDN                             | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_REG_EXT_SEL                       |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_REG_PWRDN                         | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_REG_RESET                         | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_REG_TEST_DRV                      |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_REG_TEST_OUT                      |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_REG_TEST_REP                      |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_REG_TEST_SEL                      | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_RESET                             | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_STEP                              | 0.2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_TEST                              | 0-2                         |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PLL_TESTBUS_SEL                       | 0.2                         | 0-4       | GOUT            | p        | TODO          |
| DFT_IN_FPGA_PSTDQSENA                             |                             | 0 4       | GOUT            |          | TODO          |
| DFT_IN_FPGA_QSPITESTEN                            |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_S2FAXICLK_TESTEN                      |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_SZFAAICLK_TESTEN  DFT_IN_FPGA_SCANIN  |                             | 0-389     | GOUT            | p        | TODO          |
| DFT_IN_FPGA_SCAN_EN                               |                             | 0-309     | GOUT            | p        | TODO          |
| DFT_IN_FFGA_SCAN_EN  DFT_IN_FPGA_SDMMCTESTEN      |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_SDIMINGTESTEN  DFT_IN_FPGA_SPIMTESTEN |                             |           | GOUT            | p        | TODO          |
| DFT_IN_FPGA_SPIMIESTEN  DFT_IN_FPGA_TEST_CKEN     |                             |           | GOUT            | p        | TODO          |
|                                                   |                             |           | DCMUX           | p        | TODO          |
| DFT_IN_FPGA_TEST_CLK                              |                             |           |                 | p        |               |
| DFT_IN_FPGA_TEST_CLKOFF                           |                             |           | GOUT            | p        | TODO          |

Table 18 - continued from previous page

|                                   | - continued |           |                 | lies resulte ii | Desumentation |
|-----------------------------------|-------------|-----------|-----------------|-----------------|---------------|
| Port Name                         | Instance    | Port bits | Route node type | Inverter        | Documentation |
| DFT_IN_FPGA_TPIUTRACECLKIN_TESTEN |             |           | GOUT            | p               | TODO          |
| DFT_IN_FPGA_USBMPTESTEN           |             | 0.1       | GOUT            | p               | TODO          |
| DFT_IN_FPGA_USBULPICLK_TESTEN     |             | 0-1       | GOUT            | p               | TODO          |
| DFT_IN_FPGA_VIOSCANCLK_TESTEN     |             |           | GOUT            | p               | TODO          |
| DFT_IN_FPGA_VIOSCANEN             |             |           | GOUT            | p               | TODO          |
| DFT_IN_FPGA_VIOSCANIN             |             |           | GOUT            | p               | TODO          |
| DFT_IN_HPS_TESTMODE_N             |             |           | GOUT            | p               | TODO          |
| DFT_OUT_FPGA_BIST_CPU_SO          |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_BIST_L2_SO           |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_BIST_PERI_SO         | 0-2         |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_DLLLOCKED            |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_DLLSETTING           |             | 0-6       | GIN             | i               | TODO          |
| DFT_OUT_FPGA_DLLUPDWNCORE         |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_HIOCDATA3IN          |             | 0-44      | GIN             | i               | TODO          |
| DFT_OUT_FPGA_HIODQSOUT            |             | 0-4       | GIN             | i               | TODO          |
| DFT_OUT_FPGA_HIODQSUNGATING       |             | 0-4       | GIN             | i               | TODO          |
| DFT_OUT_FPGA_HIOOCTRT             |             | 0-4       | GIN             | i               | TODO          |
| DFT_OUT_FPGA_HIOSCANOUT           |             | 0-1       | GIN             | i               | TODO          |
| DFT_OUT_FPGA_IPSCOUT              |             | 0-4       | GIN             | i               | TODO          |
| DFT_OUT_FPGA_MEM_CPU_SO           |             |           | GIN             | i               | TODO          |
| DFT OUT FPGA MEM L2 SO            |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_MEM_PERI_SO          | 0-2         |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_OCTCLKUSRDFT         |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_OCTCOMPOUT_RDN       | +           |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_OCTCOMPOUT_RUP       |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_OCTSCANOUT           |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_OCTSERDATA           |             |           | GIN             | i               | TODO          |
| DFT_OUT_FPGA_PLL_TESTBUS_OUT      |             | 0-2       | GIN             | i               | TODO          |
| DFT_OUT_FPGA_PSTTRACKSAMPLE       |             | 0-4       | GIN             | i               | TODO          |
| DFT_OUT_FPGA_PSTVFIFO             | +           | 0-4       | GIN             | i               | TODO          |
| DFT OUT FPGA SCANOUT 100 126      |             | 0-26      | GIN             | i               | TODO          |
| DFT_OUT_FPGA_SCANOUT_131_250      | +           | 0-119     | GIN             | i               | TODO          |
| DFT_OUT_FPGA_SCANOUT_15_83        | -           | 0-117     | GIN             | i               | TODO          |
| DFT_OUT_FPGA_SCANOUT_254_264      |             | 0-08      | GIN             | i               | TODO          |
| DFT_OUT_FPGA_SCANOUT_271_389      |             | 0-10      | GIN             | i               | TODO          |
| DFT_OUT_FPGA_SCANOUT_2_3          |             | 0-116     | GIN             | i               | TODO          |
|                                   | -           | 0-1       | GIN             |                 | TODO          |
| DFT_OUT_FPGA_VIOSCANOUT           |             |           | GOUT            | i               | TODO          |
| DFX_IN_FPGA_T2_CLK                |             |           | GOUT            | p               | TODO          |
| DFX_IN_FPGA_T2_DATAIN             |             |           | I .             | p               |               |
| DFX_IN_FPGA_T2_SCAN_EN_N          |             | 0.17      | GOUT            | p               | TODO          |
| DFX_OUT_FPGA_DATA                 | 1           | 0-17      | GIN             | i               | TODO          |
| DFX_OUT_FPGA_DCLK                 | 1           |           | GIN             | i               | TODO          |
| DFX_OUT_FPGA_OSC1_CLK             | 1           |           | GIN             | i               | TODO          |
| DFX_OUT_FPGA_PR_REQUEST           |             |           | GIN             | i               | TODO          |
| DFX_OUT_FPGA_S2F_DATA             |             | 0-31      | GIN             | i               | TODO          |
| DFX_OUT_FPGA_SDRAM_OBSERVE        |             | 0-4       | GIN             | i               | TODO          |
| DFX_OUT_FPGA_T2_DATAOUT           |             |           | GIN             | i               | TODO          |
| DFX_SCAN_CLK                      |             |           | GOUT            | p               | TODO          |
| DFX_SCAN_DIN                      |             |           | GOUT            | p               | TODO          |

Table 18 – continued from previous page

| Port Name            | Instance | Port bits | Route node type | Inverter | Documentation |
|----------------------|----------|-----------|-----------------|----------|---------------|
| DFX_SCAN_DOUT        |          |           | GIN             | i        | TODO          |
| DFX_SCAN_EN          |          |           | GOUT            | p        | TODO          |
| DFX_SCAN_LOAD        |          |           | GOUT            | p        | TODO          |
| F2S_CTRL             |          |           | GOUT            | p        | TODO          |
| F2S_JTAG_ENABLE_CORE |          |           | GOUT            | p        | TODO          |

### HPS\_TPIU\_TRACE

| Port Name    | Instance | Port bits | Route node type | Inverter | Documentation |
|--------------|----------|-----------|-----------------|----------|---------------|
| TRACECLKIN   |          |           | DCMUX           | p        | TODO          |
| TRACECLK_CTL |          |           | GOUT            | p        | TODO          |
| TRACE_DATA   |          | 0-31      | GIN             | i        | TODO          |

# 2.4 Options

| Name                              | Туре             | Values    | Default | Documentation |  |
|-----------------------------------|------------------|-----------|---------|---------------|--|
| AL-                               | Bool             | t/f       | f       | TODO          |  |
| LOW_DEVICE_WID                    | E_OUTPUT_ENABLE  | E_DIS     |         |               |  |
| COMPRES-                          | Bool             | t/f       | f       | TODO          |  |
| SION_DIS                          |                  |           |         |               |  |
| CRC_DIVIDE_ORDI                   | E <b>R</b> Num   | • 0-8     | 0       | TODO          |  |
|                                   |                  | 0 0       |         |               |  |
| CRC_ERROR_DETE                    | CBBON_EN         | t/f       | f       | TODO          |  |
| CVPCIE_MODE                       | Ram              | 0-3       | 0       | TODO          |  |
| CVP_CONF_DONE_                    | E <b>B</b> lool  | t/f       | f       | TODO          |  |
| DE-                               | Bool             | t/f       | f       | TODO          |  |
| VICE_WIDE_RESET                   | _EN              |           |         |               |  |
| DRIVE_STRENGTH                    | Ram              | 0-3       | 0       | TODO          |  |
| IDCODE                            | Ram              | 00-ff     |         | TODO          |  |
| IOCSR_READY_FRO                   | OMMo@ISR_DONE_EN | t/f       | f       | TODO          |  |
| JTAG_ID                           | Ram              | 32 bits   |         | TODO          |  |
| NCEO_DIS                          | Bool             | t/f       | f       | TODO          |  |
| OCT_DONE_DIS                      | Bool             | t/f       | f       | TODO          |  |
| OPT_A                             | Ram              | 0000-ffff |         | TODO          |  |
| OPT_B                             | Ram              | 64 bits   |         | TODO          |  |
| RE-                               | Bool             | t/f       | f       | TODO          |  |
| LEASE_CLEARS_BEFORE_TRISTATES_DIS |                  |           |         |               |  |
| RETRY_CONFIG_O                    |                  | t/f       | f       | TODO          |  |
| START_UP_CLOCK                    | Ram              | 00-ff     | 40      | TODO          |  |

2.4. Options 121

**CHAPTER** 

**THREE** 

### **CYCLONEV LIBRARY USAGE**

## 3.1 Library structure

The library provides a CycloneV class in the mistral namespace. Information is provided to allow to choose a CycloneV::Model object which represents a sold FPGA variant. Then a CycloneV object can be created from it. That object stores the state of the FPGA configuration and allows to read and modify it.

All the types, enums, functions, methods, arrays etc described in the following paragraph are in the CycloneV class.

## 3.2 Packages

```
enum package_type_t;

struct CycloneV::package_info_t {
   int pin_count;
   char type;
   int width_in_pins;
   int height_in_pins;
   int width_in_mm;
   int height_in_mm;
   int height_in_mm;
};
const package_info_t package_infos[5+3+3];
```

The FPGAs are sold in 11 different packages, which are named by their type (Fineline BGA, Ultra Fineline BGA or Micro Fineline BGA) and their width in mm.

| Грит    | Time | Dina | Ciza in mm | Ciao in nino |
|---------|------|------|------------|--------------|
| Enum    | Туре | Pins | Size in mm | Size in pins |
| PKG_F17 | f    | 256  | 16x16      | 17x17        |
| PKG_F23 | f    | 484  | 22x22      | 23x23        |
| PKG_F27 | f    | 672  | 26x26      | 27x27        |
| PKG_F31 | f    | 896  | 30x30      | 31x31        |
| PKG_F35 | f    | 1152 | 34x34      | 35x35        |
| PKG_U15 | u    | 324  | 18x18      | 15x15        |
| PKG_U19 | u    | 484  | 22x22      | 19x19        |
| PKG_U23 | u    | 672  | 28x28      | 23x23        |
| PKG_M11 | m    | 301  | 21x21      | 11x11        |
| PKG_M13 | m    | 383  | 25x25      | 13x13        |
| PKG_M15 | m    | 484  | 28x28      | 15x15        |

#### 3.3 Model information

```
enum die_type_t { E50F, GX25F, GT75F, GT150F, GT300F, SX50F, SX120F };
struct Model {
  const char *name;
  const variant_info &variant;
 package_type_t package;
 char temperature;
 char speed;
 char pcie, gxb, hmc;
 uint16_t io, gpio;
};
struct variant_info {
  const char *name;
  const die_info ¨
 uint16_t idcode;
 int alut, alm, memory, dsp, dpll, dll, hps;
};
struct die_info {
  const char *name;
  die_type_t type;
 uint8_t tile_sx, tile_sy;
 // ...
};
const Model models[];
CycloneV *get_model(std::string model_name);
```

A Model is built from a package, a variant and a temperature/speed grade. A variant selects a die and which hardware is active on it.

The Model fields are:

- name the SKU, for instance 5CSEBA6U23I7
- · variant its associated variant\_info
- package the packaging used
- temperature the temperature grade, 'A' for automotive (-45..125C), 'I' for industrial (-40..100C), 'C' for commercial (0..85C)
- speed the speed grade, 6-8, smaller is faster
- pcie number of PCIe interfaces (depends on both variant and number of available pins)
- gxb ??? (same)
- hmc number of Memory interfaces (same)
- io number of i/os
- · gpio number of fpga-usable gpios

The Variant fields are:

• name - name of the variant, for instance se120b

- · die its associated die info
- idcode the IDCODE associated to this variant (not unique per variant at all)
- alut number of LUTs
- alm number of logic elements
- memory bits of memory
- dsp number of dsp blocks
- dpll number of plls
- dll number of delay-locked loops
- hps number of arm cores

The Die usable fields are:

- name name of the die, for instance sx120f
- type the enum value for the die type
- tile\_sx, tile\_sy size of the tile grid

The limits indicated in the variant structure may be lower than the theoretical die capabilities. We have no idea what happens if these limits are not respected.

To create a CycloneV object, the constructor requires a Model \*. Either choose one from the models array, or, in the usual case of selection by sku, the CycloneV::get\_model function looks it up and allocates one. The models array ends with a nullptr name pointer.

The get\_model function implements the alias "ms" for the 5CSEBA6U23I7 used in the de10-nano, a.k.a MiSTer.

### 3.4 pos, rnode and pnode

```
using pos_t = uint16_t;  // Tile position

static constexpr uint32_t pos2x(pos_t xy);
static constexpr uint32_t pos2y(pos_t xy);
static constexpr pos_t xy2pos(uint32_t x, uint32_t y);
```

The type pos\_t represents a position in the grid. xy2pos allows to create one, pos2x and pos2y extracts the coordinates.

```
using rnode_t = uint32_t;  // Route node id
enum rnode_type_t;
const char *const rnode_type_names[];
rnode_type_t rnode_type_lookup(const std::string &n) const;

constexpr rnode_t rnode(rnode_type_t type, pos_t pos, uint32_t z);
constexpr rnode_t rnode(rnode_type_t type, uint32_t x, uint32_t y, uint32_t z);
constexpr rnode_type_t rn2t(rnode_t rn);
constexpr pos_t rn2p(rnode_t rn);
constexpr uint32_t rn2x(rnode_t rn);
constexpr uint32_t rn2x(rnode_t rn);
constexpr uint32_t rn2z(rnode_t rn);
```

(continued from previous page)

```
std::string rn2s(rnode_t rn);
```

A rnode\_t represents a note in the routing network. It is characterized by its type (rnode\_type\_t) and its coordinates (x, y for the tile, z for the instance number in the tile). Those functions allow to create one and extract the different components. rnode\_types\_names gives the string representation for every rnode\_type\_t value, and rnode\_type\_lookup finds the rnode\_type\_t for a given name. rn2s provides a string representation of the rnode (TYPE.xxx.yyy.zzzz).

The rnode\_type\_t value 0 is NONE, and a rnode\_t of 0 is guaranteed invalid.

```
using pnode_t = uint64_t;
                             // Port node id
enum block_type_t;
const char *const block_type_names[];
block_type_t block_type_lookup(const std::string &n) const;
enum port_type_t;
const char *const port_type_names[];
port_type_t port_type_lookup (const std::string &n) const;
constexpr pnode_t pnode(block_type_t bt, pos_t pos, port_type_t pt, int8_t bindex, int16_
→t pindex);
constexpr pnode_t pnode(block_type_t bt, uint32_t x, uint32_t y, port_type_t pt, int8_t_
→bindex, int16_t pindex);
constexpr block_type_t pn2bt(pnode_t pn);
constexpr port_type_t pn2pt(pnode_t pn);
pn2bi(pnode_t pn);
constexpr int8_t
constexpr int16_t
                    pn2pi(pnode_t pn);
std::string pn2s(pnode_t pn);
```

A pnode\_t represents a port of a logical block. It is characterized by the block type (block\_type\_t), the block tile position, the block number instance (when appropriate, -1 when not), the port type (port\_type\_t) and the bit number in the port (when appropriate, -1 when not). pn2s provides the string representation BLOCK.xxx.yyy(.instance):PORT(.bit)

The block\_type\_t value 0 is BNONE, the port\_type\_t value 0 is PNONE, and pnode\_t 0 is guaranteed invalid.

```
rnode_t pnode_to_rnode(pnode_t pn) const;
pnode_t rnode_to_pnode(rnode_t rn) const;
```

These two methods allow to find the connections between the logic block ports and the routing nodes. It is always 1:1 when there is one.

```
std::vector<pnode_t> p2p_from(pnode_t pn) const;
pnode_t p2p_to(pnode_t pn) const;
```

These two methods allow to find the direct connections between logic port nodes of different logic blocks. The connections being 1:N the p2p\_from method can give multiple results while p2p\_to only answers one node or the value 0

### 3.5 Routing network management

```
void rnode_link(rnode_t n1, rnode_t n2);
void rnode_link(pnode_t p1, rnode_t n2);
void rnode_link(rnode_t n1, pnode_t p2);
void rnode_link(pnode_t p1, pnode_t p2);
void rnode_unlink(rnode_t n2);
void rnode_unlink(pnode_t p2);
```

The method rnode\_link links two nodes together with n1 as source and n2 as destination, automatically converting from pnode\_t to rnode\_t when needed. rnode\_unlink disconnects anything connected to the destination n2.

There are two special cases. DCMUX is a 2:1 mux which selects between a data and a clock signal and has no disconnected state. Unlinking it puts in in the default clock position. Most SCLK muxes use a 5-bit vertical configuration where up to 5 inputs can be connected and the all-off configuration is not allowed. Usually at least one input goes to vcc, but in some cases all five are used and unlinking selects the 4th input (the default in that case).

```
std::vector<std::pair<rnode_t, rnode_t>> route_all_active_links() const;
std::vector<std::pair<rnode_t, rnode_t>> route_frontier_links() const;
```

route\_all\_active\_links gives all current active connections. route\_frontier\_links solves these connections to keep only the extremities, giving the inter-logic-block connections directly.

### 3.6 Logic block management

The numerous xxx\_get\_pos() methods gives the list of positions of logic blocks of a given type. The known types are lab, mlab, ml0k, dsp, hps, gpio, dqs16, fpll, cmuxc, cmuxv, cmuxh, dll, hssi, cbuf, lvl, ctrl, pma3, serpar, term and hip. A vector is empty when a block type doesn't exist in the given die.

In the hps case the 37 blocks can be indexed by hps\_index\_t enum.

Alternatively the pos\_get\_bels() method gives the (possibly empty) list of logic blocks present in a given tile.

```
enum { MT_MUX, MT_NUM, MT_BOOL, MT_RAM };
enum bmux_type_t;
const char *const bmux_type_names[];
bmux_type_t bmux_type_lookup(const std::string &n) const;

struct bmux_setting_t {
  block_type_t btype;
  pos_t pos;
  bmux_type_t mux;
  int midx;
  int type;
  bool def;
  uint32_t s; // bmux_type_t, or number, or bool value, or count of bits for ram
```

(continued from previous page)

These methods allow to manage the logic blocks muxes configurations. A mux is characterized by its block (type and position), its type (bmux\_type\_t) and its instance number (0 if there is only one). There are four kinds of muxes, symbolic (MT\_MUX), numeric (MT\_NUM), booolean (MT\_BOOL) and ram (MT\_RAM).

bmux\_type looks up a mux and returns its MT\_\* type, or -1 if it doesn't exist. bmux\_get reads the state of a mux and returns it in s and true when found, false otherwise. The def field indicates whether the value is the default. The bmux\_set sets a mux generically, and the bmux\_\*\_set sets it per-type.

The no-parameter bmux\_get version returns the state of all muxes of the FPGA.

### 3.7 Inverters management

```
enum invert_t {
    INV_NO,
    INV_YES,
    INV_PROGRAMMABLE,
    INV_UNKNOWN
};
invert_t rnode_is_inverting(rnode_t node) const;
```

The rnode\_is\_inverting method allows to know whether a given rnode is inverting. The information is not yet available for all nodes though.

```
struct inv_setting_t {
   rnode_t node;
   bool value;
   bool def;
};
std::vector<inv_setting_t> inv_get() const;
bool inv_set(rnode_t node, bool value);
```

inv\_get() returns the state of the programmable inverters, and inv\_set sets the state of one. The field def is currently very incorrect.

### 3.8 Pin/package management

```
enum pin_flags_t : uint32_t {
  PIN_IO_MASK = 0x00000007,
 PIN_DPP = 0x00000001, // Dedicated Programming Pin
PIN_HSSI = 0x00000002, // High Speed Serial Interface input
PIN_JTAG = 0x00000003, // JTAG
PIN_GPIO = 0x00000004, // General-Purpose I/O
  PIN HPS
                  = 0x00000008, // Hardware Processor System
  PIN_DIFF_MASK = 0x00000070,
  PIN_DM = 0x00000010,
                = 0x00000020.
  PIN_DQS
  PIN_DQS_DIS = 0x00000030,
  PIN_DQSB = 0x00000040,
  PIN_DQSB_DIS = 0x00000050,
  PIN_TYPE_MASK = 0x00000f00,
  PIN_DO_NOT_USE = 0x00000100,
  PIN\_GXP\_RREF = 0x00000200,
            = 0x00000300, \\ = 0x00000400,
  PIN_NC
  PIN_VCC
  PIN_VCCL_SENSE = 0x00000500,
  PIN_VCCN = 0x00000600,
  PIN_VCCPD
                = 0 \times 00000700
                = 0 \times 000000800.
  PIN VREF
             = 0x00000900,
  PIN_VSS
  PIN_VSS_SENSE = 0x000000a00,
struct pin_info_t {
  uint8_t x;
  uint8_t y;
  uint16_t pad;
  uint32_t flags;
  const char *name;
  const char *function;
  const char *io_block;
  double r, c, 1, length;
  int delay_ps;
  int index;
};
const pin_info_t *pin_find_pos(pos_t pos, int index) const;
const pin_info_t *pin_find_pnode(pnode_t pn) const;
```

The pin\_info\_t structure describes a pin with:

- x, y its coordinates in the package grid (not the fpga grid, the pins one)
- pad either 0xffff (no associated gpio) or (index << 14) | tile\_pos, where index indicates which pad of the gpio is connected to the pin
- · flags flags describing the pin function

- name pin name, like A1
- function pin function as text, like "GND"
- io\_block name of the I/O block for power purposes, like 9A
- r, c, l electrical characteristics of the pin-pad connection wire
- length length of the wire
- delay ps usual signal transmission delay is ps
- index pin sub-index for hssi\_input, hssi\_output, dedicated programming pins and jtag

The pin\_find\_pos method looks up a pin from a gpio tile/index combination. The pin\_find\_pos method looks up a pin from a gpio or hmc pnode.

### 3.9 Options

```
struct opt_setting_t {
 bmux_type_t mux;
 bool def;
  int type;
 uint32_t s; // bmux_type_t, or number, or bool value, or count of bits for ram
  std::vector<uint8_t> r;
};
int opt_type(bmux_type_t mux) const;
bool opt_get(bmux_type_t mux, opt_setting_t &s) const;
bool opt_set(const opt_setting_t &s);
bool opt_m_set(bmux_type_t mux, bmux_type_t s);
bool opt_n_set(bmux_type_t mux, uint32_t s);
bool opt_b_set(bmux_type_t mux, bool s);
bool opt_r_set(bmux_type_t mux, uint64_t s);
bool opt_r_set(bmux_type_t mux, const std::vector<uint8_t> &s);
std::vector<opt_setting_t> opt_get() const;
```

The options work like the block muxes without a block, tile or instance number. They're otherwise the same.

### 3.10 Bitstream management

```
void clear();
void rbf_load(const void *data, uint32_t size);
void rbf_save(std::vector<uint8_t> &data);
```

The clear method returns the FPGA state to all defaults. rbf\_load parses a raw bitstream file from memory and loads the state from it. rbf\_save generats a rbf from the current state.

# 3.11 HMC bypass

pnode\_t hmc\_get\_bypass(pnode\_t pn) const;

The hmc\_get\_bypass method gives the associated HMC port to a given one when in bypass mode. Specifically, to find the rnode corresponding to a given GPIO port connected to the HMC in bypass mode do:

- Get the port(s) connected to the GPIO with p2p\_to (when look for a GOUT) or p2p\_from (when looking for a GIN). There should be only one even in the p2p\_from case.
- Get the associated node when in bypass mode with hmc\_get\_bypass (the method is direction-independent)
- Get the associated routing node with pnode\_to\_rnode.

3.11. HMC bypass 131

**CHAPTER** 

**FOUR** 

### THE MISTRAL-CV COMMAND-LINE PROGRAM

The mistral-cv command line program allows for a minimal interfacing with the library. Calling it without parameters shows the possible usages.

#### 4.1 models

mistral-cv models

Lists the known models with their SKU, IDCODE, die, variant, package, number of pins, temperature grade and speed grade.

### 4.2 routes

mistral-cv routes <model> <file.rbf>

Dumps the active routes in a rbf.

#### 4.3 routes2

mistral-cv routes <model> <file.rbf>

Dumps the active routes in a rbf where a GIN/GOUT/etc does not have a port mapping associated.

## 4.4 cycle

mistral-cv cycle <model> <file.rbf> <file2.rbf>

Loads the rbf in file1.rbf and saves is back in file2.rbf. Useful to test if the framing/unframing of oram/pram/cram works correctly.

### 4.5 bels

mistral-cv bels <model>

Dumps a list of all the logic elements of a model (only depends on the die in practice).

## 4.6 decomp

```
mistral-cv decomp <model> <file.rbf> <file.bt>
```

Decompiles a bitstream into a compilable source. Only writes down what is identified as not being in default state.

### 4.7 comp

mistral-cv comp <file.bt> <file.rbf>

Compiles a source into a bitstream. The source includes the model information.

### 4.8 diff

mistral-cv diff <model> <file1.rbf> <file2.rbf>

Compares two rbf files and identifies the differences in terms of oram, pram and cram. Useful to list mismatches after a decomp/comp cycle.

**CHAPTER** 

**FIVE** 

#### MISTRAL CYCLONEV LIBRARY INTERNALS

#### 5.1 Structure

A large part of the library is generated code from information in the data directory and generated compressed per-die binary data that is embedded in the library. The source code generation is currently done with python programs (tools directory) and the binary data through the routes-to-bin executable.

### 5.2 Routing data

The routing data is stored in bzip2-compressed text files named <die>-r.txt.bz2. Each line describes a routing mux.

A mux description looks like that:

```
H14.000.032.0003 4:0024_2832 0:GIN.000.032.0005 1:GIN.000.032.0004 2:GIN.000.032.0001_

-3:GIN.000.032.0000
```

That line describes the mux for the rnode H14.000.032.0003. It uses the pattern 4 as position (24, 2832) and has four inputs connected to four GIN rnodes.

The chip uses a limited number of mux types, with a specific bit pattern in the cram controlling a fixed number of inputs and of bit set/unset values selecting them. There is a total of 70 different patterns, currently only described as C++ code in cv-rpats.cc. An additional 4 are added to store the variations of pattern 6 where the default is different.

The special case of pattern 6 looks like:

```
SCLK.014.000.0025 6.3:1413_0638 0:GCLK.000.008.0009 1:RCLK.000.004.0011 4:RCLK.000.004.

→0003
```

The ".3" indicates that the default is on slot 3, e.g. value 0x08 or pattern 70+3.

#### 5.3 Block muxes

The lists of block muxes and options muxes are independant of the dies. They're in the block-mux.txt files. Each mux is described in these files using the following syntax:

```
g dft_mode m:3 21.42 20.40 20.43
0 off
1 on !
7 dft_pprog
```

"g" indicates the subtype of mux, which is block-dependant, here "global". 'm' indicates a symbolic mux, 3 is the number of bits. It is followed by the bits coordinates, LSB first. Here it's an inner block, so the coordinates are 2D. Options are also 2D, and peripheral blocks are 1D.

In such a case of symbolic mux it is followed by the indented possible values of the mux (in hex) with the exclamation point indicating the default.

A numeric mux is similar but the type is 'n' and labels on the right have to be numeric.

Boolean muxes look like this:

```
g clk0_inv b- 6.45
```

The 'b' indicates boolean, and '-' indicates the default is false, otherwise it is '+' for true. The boolean can be multi-bits, such as in the following example. Then all bits are set or unset.

```
g pr_en b-:2 0.61 0.67
```

Finally ram muxes look like:

```
g cvpcie_mode r-:2 2.21 2.22
g clkin_0_src r2:4 760 761 762 763
```

In the second case the '2' between r and : indicates that the default value is 2.

Instanciated muxes can take two forms. For instance in fpll muxes of subtype 'c' are instanciated on the counter number, hence have 9 values. The mux is written as:

Either the bits are indicated on the same line separated by '|', or they're set as one set per line start with an indented '\*'.

The lab, mlab, ml0k, mlab and hps\_clocks target bits in the 2D cram by offsetting from a base position computed from the tile position (see the method pos2bit). opt targets bits in the oram. All the others with the exception of pma3-c target bits in the pram from a position found in <die>-pram.txt. pma3-c targets bits in the cram from the tables in pma3-cram.txt

mux\_to\_source.py enum <datadir> generates the file cv-bmuxtypes.ipp while mux\_to\_source.py mux <datadir> generates the file cv-bmux-data.cc. mkmux.sh does both calls.

### 5.4 Logic blocks

Blocks come from two sources, the files <die>-pram.txt indicates all the peripheral blocks with their pram address. The files <die>-<block>.txt where bock is cmux, ctrl, fpll, hmc, hps or iob has the information of the connections between the blocks and neighbouring blocks and the routing grid.

blocks\_to\_source.py generates the cvd-<die>-blk.cc file for a given die, abd mkblocks.sh calls it for every die.

#### 5.5 Inverters

The list of inverters, their cram position and their default value (always 0 at this point) is in <die>-inv.txt. inv\_to\_source.py/mkinv.sh takes care of generating the cvd-<die>-inv.cc files.

#### 5.6 Forced-1 bits

Five of the seven dies seem to have bits always set to 1. They are listed in the files <die>-1.txt. blocks\_to\_source.py takes care of it.

## 5.7 Packages

The file <die>-pkg.txt lists the packages and the pins of each package for each die. pkg\_to\_source.py/mkpkg.sh take cares of generating the cvd-<die>-pkg.cc files.

#### 5.8 Models

models.txt includes all the information on variants and models. The cv-models.cc file is generated by models\_to\_source.py called by mkmodels.sh.

# 5.9 Binary data

#### 5.9.1 Generation and embedding

The binary blocks are accessible as individual files as <chip>-r.bin in the libmistral build subdirectory. They're embedded into object files and linked in the library where they're accessed through symbols \_binary\_<chip>\_r\_bin\_start and \_binary\_<chip>\_r\_bin\_end.

The .bin files are generated with the routes-to-bin executable:

routes-to-bin mistral/data <chip> build/libmistral

The decompressed data starts by a header and is followed by a number of data blocks.

5.4. Logic blocks

#### 5.9.2 Header

```
uint32_t off_rnode
uint32_t off_rnode_end
uint32_t off_rnode_hash
uint32_t off_line_info
uint32_t size_rnode_hash
uint32_t count_rnode
```

- off\_rnode: offset from the start of the data of the routing node information block
- off\_rnode: offset from the start of the data of the end of the routing node information block
- off\_rnode\_hash: offset from the start of the data of the routing node hash block
- off\_line\_info: offset from the start of the data of the line information block
- size\_rnode\_hash: number of entries in the routing node hash block
- count\_rnode: number of routing nodes

#### 5.9.3 Routing node information block

This block consists of a sequence of variable-length records, one per node. The non-variable part is in the structure rnode\_base.

```
rnode_t node
uint8_t pattern
uint8_t target_count
uint16_t line_info_index
uint16_t driver_position
uint16_t padding
uint32_t fw_pos
rnode_t sources[]
union {float, rnode_t} targets[]
uint16_t target_positions[]
/* aligned to 32 bits */
```

- node: id of the routing node
- pattern: pattern number of the mux, 0xff if none
- target\_count: number of taps on the metal line (can be zero)
- line\_info\_index: index in the line info table to the physical characteristics of the line (0xffff if none)
- driver\_position: position of the driver in the line
- fw\_pos: position of the mux in the firmware as x + y\*width (0 if none)
- sources[]: array of sources, size = rmux patterns[pattern].span
- target[]: array of targets, either rnode\_t or float with the capacitance
- target\_position: array of the target positions along the line, bit 15 = target is a capacitance

The position of the end of the block is available in the global header to know when to stop when scanning. The class method rnode\_next allows to go from one rnode\_base to the next. The class method rnode\_sources provides a pointer to the start of the sources array from the rnode\_base object. The class method rnode\_targets\_rnode gives the target

array as a const rnode\_t \*, rnode\_targets\_caps gives the target array as const float \*, rnode\_targets\_pos the positions as const uint $16_t$  \*.

#### 5.9.4 Routing node hash

The block is composed of two parts, an opaque block with the bdz-ph lookup data, and a table of offsets in the routing node information block. The table is a offset size rnode opaque hash inside the block.

The method rnode\_lookup does the hash lookup and provides a pointer to the rnode\_base if the node exists.

#### 5.9.5 Line information block

The block is an array of rnode\_line\_information structures.

```
float tc1
float tc2
float r85
float c
uint32_t length
```

- tc1: temperature compensation order 1 coefficient
- tc2: temperature compensation order 2 coefficient
- r85: resistance at 85C in ohms/um
- c: capacitance in fF/um
- length: length of the line in um

The temperature compensation formula for the resistance is based on a 2nd-order model around 25C: tc(t) = 1 + tc1 \* (t-25) + tc2 \* (t-25)\*\*2. The resistance for a given temperature is r(t) = r85 \* tc(t) / tc(85).

Some lines have length 1, it just means the drivers and taps are at the extremities only and the length has been folded in.

5.9. Binary data 139