### Linux Kernel Training. Lecture 3, part 1

### Hardware Overview

Oleksandr Redchuk <a href="mailto:com/">oleksandr.redchuk@gmail.com/</a>

March 30, 2020. GlobalLogic

### **Operating System**

Operating system is a **resource** allocator and **control** program making efficient use of HW and managing execution of user programs

"The one program running at all times on the computer" is the **kernel**, part of the operating system

Users want convenience, ease of use and good performance (Don't care about resource utilization)



# Interrupts and Exceptions

I/O devices and the CPU can execute concurrently

Device controller informs CPU that it has finished its operation by causing an interrupt

A trap or exception is a software-generated interrupt caused either by an error or a user request

An operating system is interrupt driven



### Interrupt Timeline



### schedule() callers

System call – request to the OS



### Dual-mode Operation

User mode and kernel mode



### **Dual-mode Operation**

#### User to kernel mode

- Exceptions
- Interrupts
- System calls

#### Kernel to user mode

- New process
- Resume after an exception, interrupt or system call
- Switch to a different process
- User-level upcall

#### **MMU**

Memory-Management Unit (MMU) device that maps virtual to physical address

Page table — **per process table** used to translate logical to physical addresses

Translation Look-aside Buffer (TLB) is a CPU cache that memory management hardware uses to improve virtual address translation speed











| Page Table       |     |       |  |  |  |  |  |  |  |
|------------------|-----|-------|--|--|--|--|--|--|--|
| •••              |     | ••••  |  |  |  |  |  |  |  |
| va               | pfn | flags |  |  |  |  |  |  |  |
|                  |     |       |  |  |  |  |  |  |  |
| page table entry |     |       |  |  |  |  |  |  |  |
|                  |     |       |  |  |  |  |  |  |  |

| Page flags: |  |
|-------------|--|
| read        |  |
| write       |  |
| execute     |  |
| swapped     |  |
| cow         |  |
| •••         |  |
|             |  |

Virtual Memory - Copy on Write



### Storage-Device Hierarchy



### Characteristics of Various Types of Storage

| Level                     | 1                                            | 2                                   | 3                | 4                | 5                |  |
|---------------------------|----------------------------------------------|-------------------------------------|------------------|------------------|------------------|--|
| Name                      | registers                                    | cache                               | main memory      | solid-state disk | magnetic disk    |  |
| Typical size              | < 1 KB                                       | < 16MB                              | < 64GB           | < 1 TB           | < 10 TB          |  |
| Implementation technology | custom memory<br>with multiple<br>ports CMOS | on-chip or<br>off-chip<br>CMOS SRAM | CMOS SRAM        | flash memory     | magnetic disk    |  |
| Access time (ns)          | 0.25-0.5                                     | 0.5-25                              | 80-250           | 25,000-50,000    | 5,000,000        |  |
| Bandwidth (MB/sec)        | 20,000-100,000                               | 5,000-10,000                        | 1,000-5,000      | 500              | 20-150           |  |
| Managed by                | compiler                                     | hardware                            | operating system | operating system | operating system |  |
| Backed by                 | cache                                        | main memory                         | disk             | disk             | disk or tape     |  |

### Caches

Caching – copying information into faster storage system; main memory can be viewed as a cache for secondary storage.



### BBB: L1D, L2 and memory access time



• Ulrich Drepper. What every programmer should know about memory (LWN.net)

# Caches and memory access



## SMP vs Multicore Design





### **Atomic Operations**

#### GCC flavor:

```
type __sync_fetch_and_add
type __sync_fetch_and_sub
type __sync_fetch_and_or
type __sync_fetch_and_and
type __sync_fetch_and_xor
type __sync_fetch_and_nand

bool __sync_bool_compare_and_swap
type __sync_val_compare_and_swap
void __sync_synchronize
```

#### C++ 11: <atomic>

```
atomic_store
atomic_store_explicit

atomic_exchange
atomic_exchange_explicit

atomic_fetch_add
atomic_fetch_add_explicit

atomic_fetch_add_explicit
```

The root of the single cycle processor's problems:

The cycle time has to be long enough for the slowest instruction

#### Solution:

- Break the instruction into smaller steps
- Execute each step (instead of the entire instruction) in one cycle
- Cycle time: time it takes to execute the longest step
- Keep all the steps to have similar length

#### The advantages of the multiple cycle processor:

- Cycle time is much shorter
- Different instructions take different number of cycles to complete
- Allows a functional unit to be used more than once per instruction

### Cortex-A8 pipelines



#### Clock Number 3 5 8 Instruction i $\mathbb{F}^{-1}$ IDMEM WB | 'MEM' WB Instruction i+1 $\mathbf{F}$ EX Instruction i+2 $\mathbf{IF}$ IDEX MEM 'WB' Instruction i+3 $\mathbf{IF}$ IDEX MEM WB Instruction i+4 $\mathbf{F}$ ! ID 'EX 'MEM' WB





Assumes full bypassing and forwarding.

| _                | Clock Number |        |        |        |        |    |              |        |      |    |    |
|------------------|--------------|--------|--------|--------|--------|----|--------------|--------|------|----|----|
|                  | 1            | 2      | 3      | 4      | 5      | 6  | 7            | 8      | 9    | 10 | 11 |
| MULTD F0, F4, F6 | 6 IF         | D      | M1     | M2     | М3     | M4 | M5           | M6     | M7   | Μ  | WB |
|                  |              | F      | D      | E      | M      | W  | l            | l      |      |    | i  |
|                  |              | l<br>I | F      | D      | E      | M  | W            | l<br>I | <br> |    |    |
| ADDD F2, F4, F6  |              | l<br>I | l<br>I | F      | l D    | A1 | A2           | A3     | A4   | M  | WB |
|                  |              | I<br>I | I<br>I | <br>   | F      | D  | $\mathbb{E}$ | M      | W    |    |    |
|                  |              | I      | 1      | l<br>I | l<br>I | F  | D            | E      | Μ    | W  |    |
| LD F2, O(R2)     |              | İ      | İ      | l      | l      | l  | F            | D      | E    | М  | WB |

### Memory barriers

```
[X == 0; Y == 0]
Thread 1:
X = 1;
Y = 2;
Thread 2:
while (Y != 2)
     /* wait */;
if (X == 1)
     printf("OK");
else
     printf ("WOW!");
```

### Memory barriers

#### Compiler only:

asm volatile("": : :"memory")

#### Hardware:

- \_\_sync\_synchronize
- atomic\_thread\_fence

#### Advanced types of memory barriers:

- Read
- Write
- Full
- SMP
- etc.

# Hardware support for OS

Privilege levels: user and kernel

completion

- Privileged instructions: instructions available only in kernel mode
- Memory translation: to prevent user programs from accessing kernel data structures, and to aid in memory management
- unexpected event

• Exceptions: trap to the kernel on a privilege violation or other

- **Timer interrupts**: return control to the kernel on time expiration
- Device interrupts: return control to the kernel to signal I/O
- System calls: trap to the kernel to perform a privileged action on behalf of a user program
- Return from interrupt: switch from kernel-mode to user-mode, to a specific location in a user program

To support threads, one additional mechanism is needed:

 Atomic instructions: instructions to atomically read and modify a memory location, used to implement synchronization in multithreaded programs

## Thanks!

