# A New Compensation Strategy Reducing Voltage/Current Distortion in PWM VSI Systems Operating with Low Output Voltages

Jong-Woo Choi, Student Member, IEEE, and Seung-Ki Sul, Member, IEEE

Abstract—In a voltage-fed PWM inverter, the relation between the reference voltage and the output voltage is nonlinear due to the dead time effect and the voltage drop of the switching devices. The nonlinear voltage distortion invokes serious problems such as current waveform distortion and deterioration of the performance. Especially, the clamping of current around the zero crossing point is the most serious problem in the low-frequency region. In this paper, the analysis of the zero current clamping phenomenon is discussed. From this analysis, a novel distorted voltage compensation method which eliminates zero current clamping is presented. Experimental results are also presented to demonstrate the validity of the proposed method.

#### I. Introduction

7OLTAGE-FED PWM inverters have gained increasing popularity in industrial applications. In their application areas, the ac machine drive is one of the most important parts. Considering the development of the fast switching devices and modern control theory, a high-performance ac machine drive is expected to draw growing attention. In some applications such as sensorless vector control and direct vector control, the inverter output voltages are needed to calculate the desired state variables. Unfortunately, it is very difficult to measure the output voltage and it requires additional hardware. The most desirable method to obtain the output voltage is to use the reference voltage as the output voltage. Generally, the relation between the reference voltage and output voltage has a nonlinear characteristic due to the distorted voltage generated by a voltage-fed PWM inverter. Thus unless the distorted voltage is properly compensated, the reference voltage cannot be used as the output voltage. For this reason, the output voltage synthesis is very important in a voltage-fed PWM inverter. The distorted voltage may give rise to serious problems such as current waveform distortion, increased torque ripples, and unstable operation.

In a voltage-fed PWM inverter, there are several causes that distort output voltage. Some have originated from the inherent characteristic of the switching devices such as the voltage drop

Paper IPCSD 95-34, approved by the Industrial Power Converter Committee of the IEEE Industry Applications Society for presentation at the 1994 IEEE Industry Applications Society Annual Meeting, Denver, CO, October 2-7. Manuscript released for publication May 2, 1995.

The authors are with the School of Electrical Engineering, Seoul National University, Seoul, Korea 151-742.

IEEE Log Number 9413397.



Fig. 1. Zero current clamping phenomenon.

and the difference between turn-on and turn-off time. These effects vary with the direction of the current and should be taken into account for accurate output voltage synthesis [1]. Another cause is the dead time which is inevitable to prevent the shoot-through phenomenon [1]-[6]. Especially, when the current is nearly zero, the distortion of the output voltage is more severe (see Fig. 1). In Fig. 1, an oscillogram of an induction motor a-phase current waveform at low speed is shown and the a-phase current is very distorted when the magnitude of the current is nearly zero. Moreover, it is seen that the a-phase current is also distorted when the b- or cphase current is nearly zero. Thus, the zero current clamping phenomenon results in the deterioration of the current waveform. This phenomenon is conspicuous when both the output frequency and voltage are low. Recently, remarkable efforts have been made to compensate for the voltage distortion by the dead time [1]-[6]. However, the zero current clamping phenomenon has hardly been studied and cannot be avoided in most of the papers [1]-[4]. The PWM strategy in [5] presents the solution of the zero current clamping but it requires extra hardware and a special PWM pattern in the neighborhood of zero crossing of the current. This PWM strategy restricts the number of switchings in the phase switches which convey the quasi-zero current to be small. Thus, this PWM increases the current ripple when the current is nearly zero.

This paper focuses on both the analysis of the zero current clamping phenomenon and the compensation of the distorted voltage to eliminate zero current clamping. In this compensation strategy, the distorted voltage is calculated in the real time and compensated in the feedforward manner. Combining the dead time compensation method in [1] which compensates not only the voltage drop effect and the turn-on/turn-off time effect, but also the dead time effect when the current is not nearly zero, this compensation strategy can accurately compensate the voltage distortion. Moreover, this scheme can be implemented by modifying only the software. So, with this method the reference voltage can be used as the inverter output

0093-9994/95\$04.00 © 1995 IEEE



Fig. 2. Three-phase PWM inverter.

voltage without any extra hardware. By applying this method to the general purpose PWM inverter system, a more accurate output voltage synthesis is possible. Experimental results are also presented to demonstrate the validity of the proposed method.

#### II. ANALYSIS OF ZERO CURRENT CLAMPING

The commonly used three-phase PWM inverter is shown in Fig. 2, where the induction machine is modeled as an R-L network and a back-EMF. In the following discussions,  $V_{an}$ ,  $V_{bn}$ , and  $V_{cn}$  denote the line-to-neutral voltages;  $V_{a0}$ ,  $V_{b0}$ , and  $V_{c0}$  denote the pole voltages;  $E_{as}$ ,  $E_{bs}$ , and  $E_{cs}$  denote the back-EMF's; and  $i_{as}$ ,  $i_{bs}$ , and  $i_{cs}$  denote the phase currents. During the dead time, the current can flow through only the diode. Regardless of the current direction, the magnitude of the current decreases toward zero during dead time  $(T_d)$ . If the current decreases to zero and remains there during the rest of the dead time because the reverse voltage of the diode blocks the current flow.

If this phenomenon occurs in the a-phase current, the point "a" in Fig. 2 can be considered to be disconnected from the dc link because no current flows through the a-phase switches. Thus the line-to-neutral voltage  $(V_{an})$  equals the a-phase back-EMF  $(E_{as})$ .

$$V_{an} = E_{as}. (1)$$

This phenomenon is depicted in Fig. 3. It is seen from Fig. 3 that the voltage distortion occurs during zero current clamping time  $(T_z)$ . In the following discussion, the voltage distortion due to the zero current clamping will be clearly examined.

The pole voltage  $V_{b0}$  and  $V_{c0}$  are defined by their switching functions and given by

$$V_{b0} = V_{dc}(S_b - \frac{1}{2}) \tag{2}$$

$$V_{c0} = V_{dc}(S_c - \frac{1}{2}). \tag{3}$$

In (2), the b-phase switching function  $S_b$  is 1 when the upper b-phase switch is on, and 0 when the lower b-phase switch is on. Similarly, the c-phase switching function  $S_c$  is 1 when the upper c-phase switch is on, and 0 when the lower c-phase switch is on. To solve  $V_{a0}$ ,  $V_{bn}$ , and  $V_{cn}$ , consider the following equations:

$$V_{a0} = V_{an} + V_{n0} \tag{4}$$

$$V_{b0} = V_{bn} + V_{n0} (5)$$

$$V_{c0} = V_{cn} + V_{n0}. (6)$$



Fig. 3. Zero current clamping phenomenon.

The absence of a neutral connection in the motor forces the constraint which is

$$i_{as} + i_{bs} + i_{cs} = 0. (7)$$

For any balanced load, the line-to-neutral voltages are constrained such that

$$V_{an} + V_{bn} + V_{cn} = 0. (8)$$

These give

$$V_{n0} = \frac{1}{2} \left( V_{a0} + V_{b0} + V_{c0} \right). \tag{9}$$

By combining the voltage equations,  $V_{a0}$ ,  $V_{bn}$ , and  $V_{cn}$  are solved as

$$V_{a0} = \frac{3}{2} V_{an} + \frac{1}{2} (V_{bo} + V_{c0})$$

$$= \frac{3}{2} E_{as} + \frac{1}{2} (V_{bo} + V_{c0})$$

$$V_{bn} = \frac{2V_{b0} - V_{c0} - V_{a0}}{3}$$

$$= \frac{V_{b0} - V_{c0} - E_{as}}{2}$$

$$V_{cn} = \frac{2V_{c0} - V_{a0} - V_{b0}}{3}$$

$$= \frac{V_{c0} - V_{b0} - E_{as}}{2}.$$
(11)

From (1), (11), and (12), all the line-to-neutral voltages are distorted during the zero current clamping period by the term  $E_{as}$ , which results in current distortion. If these voltages are represented in the stationary dq-axis

$$V_{qs}^{s} = V_{an}$$

$$= E_{as}$$

$$V_{ds}^{s} = \frac{V_{cn} - V_{bn}}{\sqrt{3}}$$

$$= \frac{V_{c0} - V_{b0}}{\sqrt{3}}$$

$$= \frac{V_{dc}(S_{c} - S_{b})}{\sqrt{3}}.$$
(14)

Equations (13) and (14) imply that if the zero current clamping occurs in a-phase, only the stationary q-axis voltage



Fig. 4. Compensation of the distorted voltage.

is distorted. Thus the distorted voltages in the stationary reference frame can be determined as

$$V_{qs}^{s'} = V_{qs}^{s*} - V_{qs}^{s}$$

$$= V_{an}^{*} - E_{as}$$

$$V_{ds}^{s'} = V_{ds}^{s*} - V_{ds}^{s}$$
(15)

(16)

The command voltage  $V_{an}^{*}$  means the scheduled voltage applied during the dead time and can be determined from the reference voltage vector and current direction. With similar analysis, if the zero current clamping occurs in b-phase, the distorted voltages are

$$V_{qs}^{s'} = V_{qs}^{s*} - V_{qs}^{s}$$

$$= -\frac{1}{2} (V_{bn}^{*} - E_{bs})$$

$$V_{ds}^{s'} = V_{ds}^{s*} - V_{ds}^{s}$$

$$= -\frac{\sqrt{3}}{2} (V_{bn}^{*} - E_{bs}).$$
(17)

And if the zero current clamping occurs in c-phase, the distorted voltages are

$$V_{qs}^{s'} = V_{qs}^{s*} - V_{qs}^{s}$$

$$= -\frac{1}{2} (V_{cn}^{*} - E_{cs})$$

$$V_{ds}^{s'} = V_{ds}^{s*} - V_{ds}^{s}$$

$$= \frac{\sqrt{3}}{2} (V_{cn}^{*} - E_{cs}).$$
(19)

#### III. COMPENSATION STRATEGY

From the above discussion, the distorted voltages in the zero current clamping region can be predicted from the command voltage and back-EMF during the dead time. And the mean distorted voltage during a sampling period can be represented as follows:

$$\overline{V_{qs}^{s'}} = V_{qs}^{s'} \frac{T_z}{T_{\text{samp}}}$$
 (21)

$$\overline{V_{ds}^{s'}} = V_{ds}^{s'} \frac{T_z}{T_{\text{samp}}}$$
 (22)

where  $T_{\text{samp}}$  denotes the sampling period. By compensating the mean distorted voltage to the reference voltage, the zero current clamping phenomenon is eliminated. The overall compensation strategy is shown in Fig. 4.

## IV. PRACTICAL IMPLEMENTATION

In this section, the practical implementation will be explained and the example is limited only on the a-phase. In the case of the other phases, the similar analysis is possible.

TABLE I COMMAND VOLTAGES DURING THE DEAD TIME

| Mode | V° ast              |                       | V'en   |                             | V° <sub>cm</sub> |               |
|------|---------------------|-----------------------|--------|-----------------------------|------------------|---------------|
|      | <i>I</i> >0         | <i>I</i> <0           | I_>0   | I <sub>M</sub> <0           | $I_{\alpha} > 0$ | <i>I</i> _~<0 |
| 1    | 0                   | 2 V <sub>≠</sub>      | - 1 V4 | 1 V4                        | -2 v_            | 0             |
| 2    | - 1 V*              | $\frac{1}{3} V_{\pm}$ | 0      | $\frac{2}{3}V_{\star\star}$ | - 2 V4           | 0             |
| 3    | - 2 V4              | 0                     | 0      | 2 Va                        | - 1 Ve           | 1 V4          |
| 4    | - 2 V4              | 0                     | - 1 V4 | 1 V4                        | 0                | 2 V4          |
| 5    | $-\frac{1}{3}V_{4}$ | 1 V*                  | -2 V4  | 0                           | 0                | 3 V.          |
| 6    | 0                   | 2/3 V₄                | - 2 V4 | 0                           | - 1 Vat          | 1 V4          |



Fig. 5. Compensation voltages.

## A. Back-EMF

The back-EMF can be calculated from the machine model. In the case of an induction machine, using the stator referred transient equivalent circuit, the voltage equations in a synchronous dq-axis may be represented as follows:

$$V_{qs}^e = r_s i_{qs}^e + \sigma L_s \frac{di_{qs}^e}{dt} + \omega \sigma L_s i_{ds}^e + E_{qs}^e \qquad (23)$$

$$V_{ds}^e = r_s i_{ds}^e + \sigma L_s \frac{di_{ds}^e}{dt} - \omega \sigma L_s i_{qs}^e + E_{ds}^e$$
 (24)

where  $\omega$  is synchronous speed,  $r_s$  is the stator resistance, and  $\sigma L_s$  is the stator transient inductance such that

$$\sigma L_s = L_s - \frac{L_m^2}{L_r}. (25)$$

Thus, in the steady-state, the back-EMF in a synchronous dq-axis can be calculated as

$$E_{qs}^{e} = V_{qs}^{e*} - r_{s}i_{qs}^{e} - \omega\sigma L_{s}i_{ds}^{e}$$
(26)  
$$E_{ds}^{e} = V_{ds}^{e*} - r_{s}I_{ds}^{e} + \omega\sigma L_{s}i_{qs}^{e}.$$
(27)

$$E_{ds}^e = V_{ds}^{e*} - r_s I_{ds}^e + \omega \sigma L_s i_{qs}^e. \tag{27}$$

After filtering (26) and (27) to reject high-frequency components and then transforming them to the abc-axis, the three-phase back-EMF's  $E_{as}$ ,  $E_{bs}$ , and  $E_{cs}$  are obtained.





Fig. 6. Voltage distortion by the nonideal diode: (a) PWM inverter with nonideal diode and (b) voltage distortion due to the nonideal diode.

## B. Current on the Point of the Switching

To accurately compensate the distortion voltage, the current on the point of the switching is needed. Unfortunately, only the sampled current by an analog-to-digital converter is available in most applications. If the sampled current is used as the current on the point of the switching to compensate the distorted voltage, less accurate compensation may be obtained. Thus, for more accurate compensation of the distortion voltage, the current on the point of the switching should be estimated. The switching point of each phase is found from the PWM switching patterns. The current trajectory can be predicted from the reference voltage, back-EMF, stator transient inductance and the sampled current by the analog-to-digital converter.

#### C. Command Voltage

The command voltage during the dead time is the scheduled voltage to compensate the dead time effect, and is the function of the current direction and the mode of the reference voltage vector defined in [7]. For example, if the a-phase current is negative, the upper switch of the a-phase is treated to conduct during the dead time. And if the reference voltage vector lies in mode 1, both the lower switches of the b-phase and c-phase are turned on during the a-phase dead time. Thus in this case, the a-phase command voltage during the dead time is  $\frac{2}{3}V_{\rm dc}$ . In this way, all the command voltages are obtained and summarized in Table I. In Table I,  $I_{as}$ ,  $I_{bs}$ , and  $I_{cs}$  mean the currents on the point of each phase switching.

# D. Zero Current Clamping Time

In this study, the resistance voltage drop is ignored because the operating region in which the current is nearly zero is of interest. With the information of the  $I_{as}$ ,  $V_{an}^*$ , and  $E_{as}$ , the zero current clamping time  $T_z$  is estimated as

$$T_z = T_d + I_{as} \frac{\sigma L_s}{V_{an}^* - E_{as}}.$$
 (28)

Since the zero current clamping time is greater than zero and less than dead time, the estimated time in (28) does not hold when it is less than zero or greater than dead time. In that case, it means that the zero current clamping phenomenon does not occur during the dead time. On the other hand, if the calculated zero current clamping time is greater than zero and

less than dead time, the zero current clamping phenomenon is expected to occur and the distorted voltage compensation should be carried out.

#### E. Zero Current Clamping Region

The zero current clamping region is the current boundary where the zero current clamping phenomenon occurs, and it can be predicted from (28). If  $V_{an}^* - E_{as}$  is positive, the zero current clamping region is

$$-\frac{T_d(V_{an}^* - E_{as})}{\sigma L_a} < I_{as} < 0 \tag{29}$$

otherwise

$$0 < I_{as} < -\frac{T_d(V_{an}^* - E_{as})}{\sigma L_s}. (30)$$

In the steady-state, when the a-phase current passes zero from negative to positive, the reference voltage vector lies in mode 6 and the back-EMF is positive. Thus from Table I and (29) and (30), the zero current clamping region is

$$-\frac{T_d\left(\frac{2}{3}V_{dc} - E_{as}\right)}{\sigma L_s} < I_{as} < \frac{T_d E_{as}}{\sigma L_s}.$$
 (31)

## F. Distorted Voltage Compensation

In the above case, if the current is negative, the compensation voltages are

$$\overline{V_{qs}^{s'}} = \frac{1}{T_{\text{samp}}} \left[ I_{as} \sigma L_s + \left( \frac{2}{3} V_{\text{dc}} - E_{as} \right) T_d \right]$$
 (32)

$$\overline{V_{ds}^{s'}} = 0. ag{33}$$

If the current is positive, the compensation voltages are

$$\overline{V_{qs}^{s'}} = \frac{1}{T_{\text{samp}}} \left( I_{as} \sigma L_s - E_{as} T_d \right) \tag{34}$$

$$\overline{V_{ds}^{s'}} = 0. ag{35}$$

By performing a similar analysis to all the zero current regions, the compensation voltages are found as shown in Fig. 5. It is seen from (31) that if the stator transient inductance is small, the zero current clamping region is extended. If the output frequency is low, the current stays in the zero current clamping region for a long time. And if the reference voltage is



Fig. 7. Current waveforms: (a) No dead time compensation, (b) dead time compensation strategy [1], and (c) proposed strategy.

low, the distorted voltage occupies more of a portion in output voltage. Thus in the case of the low stator transient inductance, the low output frequency, and the low reference voltage, the voltage distortion due to zero current clamping is more severe.

# V. ANOTHER REASON FOR ZERO CURRENT CLAMPING

Another reason to distort output voltage is the nonideal characteristic of the diode [6]. Assume that the a-phase current is negative and nearly zero. In Fig. 6, the rising of the pole

voltage  $V_{a0}$  is somewhat slow at the switching point. At that point, the upper diode is reverse biased so that it will not provide the current path. Therefore the current must first charge the lower effective parasitic capacitor before the upper diode can conduct. The rate of change of the voltage is inversely proportional to the parasitic capacitance and directly proportional to the current. In a low current region, this phenomenon is more remarkable, which results in the output voltage distortion.



Fig. 8. Voltage and current waveforms: (a) no dead time compensation, (b) dead time compensation strategy [1], and (c) proposed strategy.

To simplify this problem, it is assumed that this phenomenon occurs only when the magnitude of the current is below  $I_{\rm set}$ and its effect is linearly increased as the magnitude of current is decreased. Then, if the a-phase current is negative and nearly zero, the compensation voltages are modeled as follows:

In (36), the fictitious resistance ( $R_{\rm set}$ ) is introduced to model the voltage distortion and can be determined by the characteristics of the power devices. The current level  $(I_{set})$ can also be determined by the characteristics of the power devices. If the a-phase current is positive and nearly zero, the compensation voltages are

$$\overline{V_{qs}^{s'}} = R_{\text{set}}(I_{as} + I_{\text{set}})$$

$$\overline{V_{ds}^{s'}} = R_{\text{set}}(I_{as} - I_{\text{set}})$$

$$\overline{V_{ds}^{s'}} = 0.$$
(38)
$$\overline{V_{ds}^{s'}} = 0.$$
(39)

$$\overline{V_{ds}^{s'}} = 0. (37)$$



Fig. 9. Output voltage waveforms: (a) reference voltages, (b) no dead time compensation, (c) dead time compensation strategy [1], and (d) proposed strategy.

Note these compensation voltages are same formulas with (32)–(35), and thus are easily combined with the proposed scheme.

# VI. EXPERIMENT

Experimental results are presented to show the validity of the proposed distorted voltage compensation strategy in the zero current clamping region. The power device is an IPM (Intelligent Power Module) whose current rating is 300 [A] and voltage rating is 600 [V] and the dc-link voltage is about 310 [V]. The switching frequency is 5 [kHz] and the sampling time is 100 [ $\mu$ s]. The dead time  $T_d$  is 6.3 [ $\mu$ s] and the load is the 22 [kW] induction machine whose parameters are listed in the Table II. The stator transient inductance  $\sigma L_s$  is about 1 [mH].

The experiment is divided into three parts. One is to observe the current distortion when the constant voltage is applied and another is about the voltage distortion when the current is regulated. The last experiment presents the real output voltage waveforms when the constant voltage is applied. In each case, the proposed scheme is compared with no dead time

TABLE II INDUCTION MACHINE PARAMETERS

| Stator Resistance ( r. )    | 0.0413 [2] |  |  |
|-----------------------------|------------|--|--|
| Rotor Resistance ( $r_r$ )  | 0.0407 [9] |  |  |
| Stator Inductance ( L, )    | 13.65 [mH] |  |  |
| Mutual Inductance ( $L_m$ ) | 13.28 [mH] |  |  |
| Rotor Inductance ( $L_r$ )  | 13.95 [mH] |  |  |

compensation case and the dead time compensation scheme in [1].

## A. Current Distortion

In this experiment, the peak phase voltage is set to 60 [V] (20 [Hz]). The dq-axis current waveforms in the steady state are shown in Fig. 7. In Fig. 7(a), the currents are very distorted because of the distorted voltage. In Fig. 7(b), it is seen that the current is nearly sinusoidal except in the zero current clamping region. In Fig. 7(c), the currents maintain sinusoidal waveforms and their x-y plot exhibits the round shape. The improvement is apparent. The stationary q-axis and q-axis compensation voltages are also shown in Fig. 7(c). By

adding these compensation voltages to the reference voltages, the accurate voltage synthesis is possible.

## B. Voltage Distortion

In this experiment, the machine is operated at constant speed (200 [r/min]) with constant current reference. The dq-axis reference voltages and current waveforms in the steady-state are shown in Fig. 8. In Fig. 8(a), the reference voltages are very distorted to regulate the current because the distorted voltages are not compensated at all. The waveforms in Fig. 8(b) show that distorted voltages are not compensated in the zero current clamping region. In Fig. 8(c), the voltages maintain sinusoidal waveforms, which show the perfect distorted voltage compensation. The current waveforms in Fig. 8(c) show the best regulation performance by the distorted voltage compensation.

## C. Output Voltages

To verify the validity of the output voltage synthesis using the proposed method, the real output voltage is monitored with the additional hardware. The voltages across the lower devices of the inverter are delivered to the control board through the optic fiber. In the control board, the monitored voltages are reconstructed to the dq-axis voltages using the concept of the space vector modulation in real time. In this experiment, the peak phase voltage command is 60 [V] (20 [Hz]) as shown in Fig. 9(a). The monitored dq-axis output voltage waveforms in the steady state are shown in Fig. 9(b)-(d). In Fig. 9(b), the voltages are very distorted because of the dead time effect. It is also observed that the fundamental component of the voltage is reduced. In Fig. 9(c), it is seen that the voltages are distorted in the zero current clamping region. The output voltage synthesis using the proposed scheme is seen in Fig. 9(d). The output voltages are slightly distorted compared to the reference voltage. The high-frequency ripple of the output voltage in the zero clamping region has little effect on the output current. It is mainly due to the current measuring error (Especially, in this system, the c-phase current is not measured and is calculated with a- and b-phase currents). These results show the great improvement in the output voltage synthesis.

# VII. CONCLUSIONS

In this paper, the detailed analysis of the zero current clamping phenomenon is made. From this analysis, a novel distorted voltage compensation method which eliminates zero current clamping is presented. With this method, the reference voltage can be used as the inverter output voltage without any extra hardware. By applying this method to the general

purpose PWM inverter system, a more accurate output voltage synthesis is possible with no additional cost. Experimental results verify the effectiveness of the proposed method.

#### REFERENCES

- J.-W. Choi, S.-I. Yong, and S.-K. Sul, "Inverter output voltage synthesis using novel dead time compensation," in *IEEE Appl. Power Electron.* Conf. Rec., 1994, pp. 100–106.
- [2] Y. Murai, T. Watanabe, and H. Iwasaki, "Waveform distortion and correction circuit for PWM inverters with switching lag-times," *IEEE Trans. Ind. Applicat.*, vol. IA-23, no. 5, pp. 881-886, Sept./Oct. 1987.
- [3] T. Sukegawa, K. Kamiyama, T. Matsui, and T. Okuyama, "Fully digital, vector-controlled PWM VSI-fed ac drives with an inverter dead-time compensation strategy," in *IEEE Ind. Applicat. Soc. Annu. Meeting*, 1988, pp. 463-469.
- [4] R. P. Joshi and B. K. Bose, "Base/gate drive suppression of inactive power devices of a voltage-fed inverter and precision synthesis of ac voltage and dc link current waves," in *IEEE IECON Conf. Rec.*, 1990, pp. 1034-1040.
- pp. 1034-1040.
   Y. Murai, A. Riyanto, H. Nakamura, and K. Matsui, "PWM strategy for high frequency carrier inverters eliminating current-clamps during switching dead-time," in *IEEE Ind. Applicat. Soc. Annu. Meeting*, 1992, pp. 317-322.
- [6] R. B. Sepe and J. H. Lang, "Inverter nonlinearities and discrete-time vector current control," *IEEE Appl. Power Electron. Conf. Rec.*, 1992, pp. 494–501.
- [7] H. W. Van Der Broeck, H.-C. Skudelny, and G. V. Stanke, "Analysis and realization of a pulsewidth modulator based on voltage space vector," *IEEE Trans. Ind. Applicat.*, vol. 24, no. 1, pp. 142–150, Jan./Feb. 1988.



Jong-Woo Choi (S'93) was born in Taegu, Korea, in 1968. He received the B.S. and M.S. degrees in electrical engineering from Seoul National University, Korea, in 1991 and 1993, respectively.

He is presently working toward the Ph.D. degree at Seoul National University. His research interests are in static power conversion and electric machine drives.



Seung-Ki Sul (S'78-M'87) received the B.S., M.S., and Ph.D. degrees in electrical engineering from Seoul National University, Korea, in 1980, 1983, and 1986, respectively.

He was with the Department of Electrical and Computer Engineering, University of Wisconsin, Madison, as a research associate from 1986 to 1988. He joined the Gold-Star Industrial Systems Company as a principal research engineer in 1980, where he remained until 1990. Since 1991, he has been with the Department of Electrical En-

gineering, Seoul National University. His present research interests are in high-performance electric machine control using power electronics. He is performing various research projects for industrial systems and some of the results are applied to the fields of industrial high-power electric machine control.