#### **Submission:**

Please submit a PDF version of your answers via Blackboard. A scanning image of the handwriting is allowed, but your submission needs to be clear enough.

#### Rules:

- · Please try to work on your own. Discussion is permissible, but identical submissions are unacceptable!
- · Please show all intermediate steps: a correct solution without an explanation will get zero credit.
- · Please submit on time. Late submission will NOT be accepted.
- · Please prepare your submission in English only. No Chinese submission will be accepted.
- 1. Consider the circuit in Figure 1. Assume the inverter switches ideally at V<sub>DD</sub>/2, neglect body effect, channel length modulation and all parasitic capacitance throughout this problem. [10 pts]
  - a) What is the logic function performed by this circuit? [2 pts]
  - b) Explain why this circuit has non-zero static dissipation. [3 pts]
  - c) Use only just 1 transistor to change the circuit so that there will not be any static power dissipation. Explain how you choose the size of the transistor. [2 pts]
  - d) Implement the same circuit using transmission gates. [3 pts]



$$V_{DD} = 2.5V$$
  
 $(W/L)_2 = 1.5 \text{um}/0.25 \text{um}$   
 $(W/L)_1 = 0.5 \text{um}/0.25 \text{um}$   
 $(W/L)_{\text{ni}} = 0.5 \text{um}/0.25 \text{um}$ 

$$\begin{aligned} k_{n}{'} &= 115 u A/V^{2}, k p{'} = -30 u A/V^{2} \\ V_{tN} &= 0.43 V, V_{tP} = -0.4 V \end{aligned}$$

Fig. 1

### Solution:

- a) The circuit is a NAND gate.
- b) When  $A=B=V_{DD}$ , the voltage at node x is  $V_x=V_{DD}-V_{Tn}$ . This causes static power dissipation at the inverter the pass transistor network is driving.
- c) The modified circuit is shown in the following figure.



The size of Mr should be chosen so that when one of the inputs A or B equals 0, either Mn1 or Mn2, would able to pull node X to  $V_{DD}/2$  or less.

d) The circuit is shown below.



2. Consider a 1T DRAM cell whose cell node capacitance (Cs) is 25fF. Junction capacitance of each cell is 0.5fF. Assume the metal resistance and capacitance of the bitline are negligible. The supply voltage (Vdd) is 2V and the voltage stored in the DRAM cell is either 0V or 2V. The bitline is precharged to 0.5Vdd during the read process. [10 pts]



Fig. 2

a) What is the change in bitline voltage during read when there are N number of cells attached to the bitline?[6 pts]

cell data = Val rase  

$$\Rightarrow C_{s} \cdot (V_{dd} - 0.5V_{dd}) + V_{dd} \cdot N \cdot 0.5f$$

$$= C_{s} \cdot (V' - 0.5V_{dd}) + V' \cdot N \cdot 0.5f$$

$$= V' - \frac{V_{dd}}{2}$$

$$= \frac{C_{s}}{C_{s} + N \cdot 0.5f} = \frac{50}{50 + N}$$

b) What is the maximum number of cells per bitline we can have if the bitline voltage swing during read has to be at least 200mV? [4 pts]

$$\frac{50}{50+N} \geqslant 200mV$$

$$\therefore N \leqslant 200$$

1. For this problem, you should use the velocity saturated transistor model. You can assume that all transistors have a channel length of 100nm and the following parameters (unless otherwise mentioned): [20 pts]

#### NMOS:

$$\begin{split} & \textit{V}_{\textit{Tn}} = 0.2 \text{V}, \ \mu_n = 400 \ \text{cm}^2 / (\text{V} \cdot \text{s}), \ C_{ox} = 1.125 \ \mu\text{F/cm}^2, \ \textit{v}_{\text{sat}} = 1\text{e}7 \ \text{cm/s}, \ L = 100 \text{nm}, \ \gamma = \lambda = 0 \\ & \textbf{PMOS:} \\ & |\textit{V}_{\textit{Tp}}| = 0.2 \text{V}, \ \mu_p = 200 \ \text{cm}^2 / (\text{V} \cdot \text{s}), \ C_{ox} = 1.125 \ \mu\text{F/cm}^2, \ \textit{v}_{\text{sat}} = 1\text{e}7 \ \text{cm/s}, \ L = 100 \text{nm}, \ \gamma = \lambda = 0 \end{split}$$



Fig.3

- a) Shown below is an SRAM cell during a read, where the power supply of the SRAM has been reduced to 0.65V while the VDD of the wordline is 1.2V. Note that the bitlines have also been precharged to 0.65V. With the device sizing shown below, what is the read  $\Delta V$ ? (Hint: How much larger is  $I_{DSAT}$  for a transistor with  $V_{GS} = 1.2V$  than with  $V_{GS} = 0.65V$ ?) [10 pts]
- b) Assuming that in your answer to part a) you calculated that the pull-down device is saturated, how much faster does the SRAM cell pull down the bitline when the wordline is driven to 1.2V compared to if the wordline was driven to only 0.65V? (Note that most of the credit on this problem will be given for finding the right regions of operation and setting up the equations.) [10 pts]



# **Origin solution from Berkeley**

$$E_{cL} = \frac{2v_{sut}}{p}L = 0.5V \quad V_{TN} = 0.2V$$

$$\frac{I_{DSAT}(V_{65} = 1.2V)}{I_{DSAT}(V_{65} = 0.65V)} = \frac{(1.2V - 0.2V)^2/(1.2V - 0.2V + 0.5V)}{(0.65V - 0.2V)^2/(0.65V - 0.2V + 0.5V)} \approx 3.13$$
So, even though access device is hult as wide, its current would be higher than the pull-down device if  $\Delta V \approx 0$ . So, lets guess that both are in soft:
$$\frac{1}{2} \frac{(1.2V - \Delta V - 0.2V)^2}{(1.2V - \Delta V - 0.2V) + 0.5V} = \frac{(0.65 V - 0.2V)^2}{(0.65 - 0.2V) + 0.5V} \longrightarrow \Delta V \approx 278mV$$
Check our guess:
$$V_{OTaccess} = 1.2 V - 278mV - 200mV^2 - 722mV \quad V_{OSATa} = \frac{722mV \cdot 500mV}{722mV + 500mV} \approx 295mV$$

$$V_{OSaccess} = 0.65V - 278mV = 372mV \quad V_{OSATa} = \frac{722mV \cdot 500mV}{722mV + 500mV} \approx 295mV$$

$$V_{OSATa} = 0.65V - 0.2V = 450mV \quad V_{OSATa} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$V_{OSATa} = 278mV \quad V_{OSATa} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = 278mV \quad V_{OSATa} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.45V \cdot 0.5V}{0.45V - 0.5V} \approx 237mV$$

$$D_{ONSATA} = \frac{0.$$

b)

When 
$$WL = 1.2V$$
:

I pulldown = I osat of the pull-down device

I pulldown  $\alpha = 0.24$ .  $\frac{(0.65V - 0.2V)^2}{(0.65V - 0.2V) + 0.5V}$ 

When  $WL = 0.65V$ :

 $0.12 \frac{1}{1} = 0.65V$ 
 $0.12 \frac{1}{1} = 0.65$ 

## **Another solution**

For this problem, you should use the velocity saturated transistor model. You can assume that all transistors have a channel length of 100nm and the following parameters (unless otherwise mentioned): [20 pts]

 $V_{7n} = 0.2 \text{ V}, \ \mu_n = 400 \text{ cm}^2/(\text{V} \cdot \text{s}), \ C_{ox} = 1.125 \ \mu\text{F/cm}^2, \ v_{sat} = 1e7 \text{ cm/s}, \ L = 100 \text{nm}, \ \gamma = \lambda = 0$ 

 $|V_{Tp}| = 0.2 \text{V}, \ \mu_p = 200 \text{ cm}^2/(\text{V} \cdot \text{s}), \ C_{ox} = 1.125 \ \mu\text{F/cm}^2, \ v_{sot} = 1e7 \ \text{cm/s}, \ L = 100 \text{nm}, \ \gamma = \lambda = 0.0 \text{m/s}$ 



 a) Shown below is an SRAM cell during a read, where the power supply of the SRAM has been reduced to 0.65V while the VDD of the wordline is 1.2V. Note that the bitlines have also been precharged to 0.65V. With the device sizing shown below, what is the read  $\Delta V$ ? (Hint: How much larger is  $I_{DSAT}$  for a transistor with  $V_{GS} = 1.2V$  than with  $V_{GS} = 0.65V$ ?) [10 pts]

b) Assuming that in your answer to part a) you calculated that the pull-down device is saturated, how much faster does the SRAM cell pull down the bitline when the wordline is driven to 1.2V compared to if the wordline was driven to only 0.65V? (Note that most of the credit on this problem will be given for finding the right regions of

Assume Mi is in velocity stilluration. W) Me is in linear situation. The symplified citemit is shown above. Current through M1. M2 equals to each other.

Hence, we obtain the cutterit equations: In-textbook,  $\frac{1}{1} \frac{1}{1} \frac{1}{1$ 

Solve out av= asystu or av=0.9 v

Since OV is smaller than obtv, oV=0,740tv

For MI, MINCVGS, VOS, VOSAT) = VOSAT = D.ZEV

It's in the saturation region.

For May Vos- VOS = abt-a 2001->12=020.

Min(Vex. Vox VoxII)=Vox=024etV. So As in linear region.

b) When Wordlino = 1.2V in part (a), M is relatify sutherated,

M= is in Igner regim. Ia=601 \( \frac{\omega\_2}{L} \) ((Up-\omega\_1) \( \omega\_2 \) Change WIL to older, it becomes:

For Mz, Voss-Vos=0.65-aV can not ensure the relationship with U=0.2V.

Assume it is in the Impar reagion.

Joseph = Innove

4n - WI ((Vm-VT-OV) (VER-OV) - & (VER-OV) = KN W= [(VD-V1) N- = 0)2]

=> 01= 0.0]56V

For M2. V66-VDS= Obs-00756>V4=02V.

Mm(Vas, Vbs, VpsAT)= Vos= 0.0756 V. It's in linear region.

$$\begin{split} & I_{b} = \frac{k \eta' \frac{W_{2}}{L} [LV_{bb} - V_{7}) eV_{7} - \frac{1}{2} eV_{2}^{2}]}{I_{b}} \\ & \frac{I_{a}}{I_{b}} = \frac{(V_{b} - V_{7}) eV_{7} - \frac{1}{2} eV_{2}^{2}}{(V_{bb} - V_{7}) eV_{7} - \frac{1}{2} eV_{2}^{2}} = 2.542 \end{split}$$

Thurstone, WE-12V condition is 254x faster than WZ=065V.

- 3. This problem examines sources of skew and jitter. [12 pts]
  - a) A balanced clock distribution scheme is shown in Figure 4. For each source of variation in Table 1, identify if it contributes to skew or jitter. [6 pts]



Fig. 4 Sources of Skew and Jitter in Clock Distribution.

| 1) Uncertainty in the clock generation circuit | Skew | Jitter        |
|------------------------------------------------|------|---------------|
| 2) Process variation in devices                | Skew | Jitter        |
| 3) Interconnect variation                      | Skew | Jitter        |
| 4) Power Supply Noise                          | Skew | Jitter        |
| 5) Data Dependent Load Capacitance             | Skew | <b>Jitter</b> |
| 6) Static Temperature Gradient                 | Skew | Jitter        |

Table 1

b) Consider a Gated Clock implementation where the clock to various logical modules can be individually turned off as shown in Figure 5. (i.e., Enable1,..., EnableN can take on different values on a cycle by cycle basis). Which approach (A or B) results in lower jitter at the output of the input clock driver? (hint: consider gate capacitance) Explain. [6 pts]



# Fig. 5 Jitter in clock gating

Solution: Approach A results in lower jitter. For Approach A, the capacitance seen by CLK is independent of data (the Enable signals) to first order.

# 4. Sequential Logic:

a) What type of clocking element (latch, register, or pulsed register) is the circuit given below? [3 pts]



Fig. 6

Solution: Pulsed register

b) Complete the timing diagrams of signals CLKDB, Y, and  $\bar{Q}$  when D and CLK switch simultaneously. In the timing diagram, clearly show the hold time using double-headed arrows. Assume that initially, Y is Vdd and is at zero. [10 pts]



Fig. 7

c) Is the setup time positive or negative? [3 pts]

Solution: negative

- 5. Determine the minimum clock period at which the circuit in Figure 8 will operate correctly for each of the following logic delays. Assume there is zero clock skew and that the latch delays are accounted for in the propagation delay Δ's. [12pts]
  - a)  $\Delta 1=300 ps; \Delta 2=400 ps; \Delta 3=200 ps; \Delta 4=350 ps. [4 pts]$
  - b)  $\Delta 1=300$ ps;  $\Delta 2=400$ ps;  $\Delta 3=400$ ps;  $\Delta 4=550$ ps. [4pts]
  - c)  $\Delta 1=300$ ps;  $\Delta 2=900$ ps;  $\Delta 3=200$ ps;  $\Delta 4=350$ ps. [4pts]



Fig. 8

# Solution:

- a) The minimum clock period is: 300 + 400 = 700 ps.
- b) The minimum clock period is: ((300 + 400) + (400 + 550))/2 = 825 ps.
- c) The minimum clock period is: 300 + 900 = 1200 ps.

6. Consider the simple state machine shown in Figure 9. A, B, and C represent combinational logic blocks with the following properties: [20 pts]

```
tminA = 200 psec; tmaxA = 1 nsec;
tminB = 300 psec; tmaxB = 2 nsec;
tminC = 100 psec; tmaxC = 0.5 nsec;
```

The L-units represent positive latches clocked by  $\Phi$ . L has a setup time of 150 psec and a delay of 250 psec ( $t_{d\text{-}q}$  when latch is transparent).  $T_{c\text{-}q}$  is 100 psec and thold is 100 psec. The clock  $\Phi$  has a period T and is high for a duration of  $T_{on}$ . The duty cycle of the clock hence equals 100  $T_{on}/T$  %. [20 pts]



Fig. 9

- a) Determine the conditions on the clock necessary to avoid the occurrence of races. [6 pts]
- b) Determine the absolute minimum clock period for this circuit to work correctly as well as the maximum duty cycle. [7 pts]
- c) Suppose that due to some sloppy clock-network routing, the clock signal at L1 arrives 100ps earlier than the clock signal at L2. Calculate the absolute minimum clock period for this circuit to work properly as well as the maximum duty cycle. [7 pts]

### Solution:

a) Determine the conditions on the clock necessary to avoid the occurrence of races.

Race conditions occur when clock pulses are so short that input transitions meant to be latched in the next clock cycle "race" through fast-paths and appear at the output of the pipeline stage, causing data to arrive ahead of schedule. In the case of latches, what we are concerned about is the period where the latches are transparent. Race conditions put an upper bound on the transparent period (Ton). The condition to prevent race conditions is hence

$$Ton + thold \le tc-q + tminA + tminC$$

$$Ton < 100ps + 200ps + 100ps - 100ps = 300ps$$

This requirement stems from the fact that we would like our fast path logic to reach the receiving latch after the hold time. This way, there will never be any spurious transitions within the t-setup to t-hold regions of the falling edge, thus ensuring proper values being latched.

Ton, 
$$min = tc-q$$

b) Determine the absolute minimum clock period for this circuit to work correctly as well as the maximum duty cycle.

There are two cases we should consider. First is if the signal happens to be launched while the latches are transparent and keeps on looping around the loop while the latches are transparent. This is the ideal case since latches are meant to be traffic lights and it would be best if we saw green all the time. For this case,

Tclk,min = td-q + tlogic,max (assuming that the latches stay transparent for a long enough period) = 2.75 ns

The other case is if the signal arrives when the latch is latched, in this case we need to meet tsetup requirements. For this case,

$$Telk,min = te-q + tlogic,max + tsetup = 2.75 ns$$

We would take the max of the two but they are the same in this case.

The maximum duty cycle for this case is 100\*300/2750 % = 11 %

c) Suppose that due to some sloppy clock-network routing, the clock signal at L1 arrives 100ps earlier than the clock signal at L2. Calculate the absolute minimum clock period for this circuit to work properly as well as the maximum duty cycle.

This is a case of positive clock skew between L1 and L2 however since L1 is not in the critical path of the circuit, the minimum clock period remains the same as part (b). However Ton is affected by this positive skew because the input is now launched 100ps earlier into the stage. The new constraint on Ton is:

$$Ton \le tc-q + tminA + tminC - thold - \delta = 100ps + 200ps + 100ps - 100ps - 100ps = 200ps$$

Hence, the maximum duty cycle is reduced to 100\*600/2750 % = 7.3 %