#### **RULES:**

- · Closed-book, closed-notes. Calculators ok, but laptops and smartphones are not allowed.
- · Cheat sheet of one A4 paper is allowed.
- · Please answer the questions in English only. No Chinese answers will be accepted.
- · Please show all intermediate steps: a correct solution without an explanation will get zero credit.

# 1. Short Channel MOS (10 pts)

For the short-channel device shown in Fig. 1, given that  $V_{dd} = 2.5V$ ,  $V_{to} = 0.4V$ ,  $\gamma = 0.1 V^{0.5}$ , velocity saturation voltage  $V'_{dsat} = 1V$ ,  $2\emptyset_F = 0.6V$ .

- (a) Determine the different operation modes of the device while  $V_0$  is changed from 0 to  $V_{dd}$ .
- (b) Derive the condition for  $V_0$  at the boundary of each operation mode. You do **NOT** need to calculate the actual value of  $V_0$ .

Hint: Threshold voltage  $V_t = V_{t0} + \gamma (\sqrt{2\phi_F + V_{SB}} - \sqrt{2\phi_F})$ .



Fig. 1

Operation mode;

velocity saturation

$$\int_{a}^{b} B.C.; Volsat = Vdd - Vo - (Vtp + V(\sqrt{29b} + Vo) - (\sqrt{29b} + Vo)$$
Saturation
$$\int_{a}^{b} B.C.; O = Vdd - Vo - (Vtp + V(\sqrt{29b} + Vo) - (\sqrt{29b} + Vo)$$
Cut-off
$$-\sqrt{29b}$$

# 2. MOSFET Delay (12 pts)



Midterm Exam

Consider a new inverter in the upper right figure where the PMOS and NMOS body biases are swapped.

- (a) Calculate  $V_{dd_{new}}$ , the supply voltage of the new inverter, which will make the delay of the new inverter equal to that of a conventional inverter operating at 0.5V.
- (b) Give a qualitative explanation of the results (i.e. how the swapped body bias scheme affects the operating voltage).

# Assume the following:

- (i) The input to the inverter is a step function. In other words, the input switches instantly.
- (ii) Propagation delay is defined as the 50% input change to 50% output change.
- (iii) Approximate the average drive current,  $I_{av}$ , as the  $I_{ds}$  when  $|V_{gs}|=|V_{ds}|$  = supply voltage.
- (iv) Sizing and total output capacitances are identical for both inverters.
- (v) Ignore channel length modulation, leakage, slope dependency, short circuit current, etc.

$$V_{t0} = -0.2[V], V_{dsat} = -1[V], kp' = -30 x 10^{-6} [A/V^2], W/L = 1um/0.25um, \lambda=0,$$
 
$$\gamma = \frac{\Delta V_t}{\Delta V_{sb}} = 100[mV/V].$$

# Hints:

- 1.  $V_t$  can be calculated by  $V_t = V_{t0} + \Delta V_t = V_{t0} + \gamma \Delta V_{sb}$ .
- 2. Saturation current of  $I_{ds}$  can be calculated as  $I_{dsat} = -1/2 \text{ kp'W/L}(V_{gs}-V_t)^2$ .

#### **Your answer to Problem 1:**

Delay of conventional inv = 
$$\frac{C2.0.5}{-k_p' \frac{W}{L} (-0.5-(-0.2))^2}$$

$$=\frac{C_L}{-k_p' \cdot \frac{w}{L}} \times \frac{\circ.5}{\circ.3^2} - O$$

Delay of new inv = 
$$\frac{C_L V_{dd}}{-K_0' \frac{w}{L} \left(-V_{dd} - \left(-0.2 + 0.1 V_{dd}\right)\right)}$$

$$=\frac{CL}{-kp'\frac{w}{L}}\times\frac{Vad}{(1-1Vad-0.2)^2}$$

$$0 = 0$$
;  $\frac{0.5}{0.3^2} = \frac{\text{Vad}}{(1.1 \text{Vad} - 0.2)^2} = \text{Vad} \approx 0.457 \text{ V}.$ 

Forward body bias allows the supply to be lowered for the same operating frequency.

### 3. Energy Dissipation [16 pts]

(a) [5 pts] In Fig. 2, calculate the energy dissipated as heat in  $M_1$  during the low to high transition in the output. Ignore the parasitic capacitances.



(b) [3 pts] What happens to the energy dissipation in (a) if the transistor length of M<sub>1</sub> is doubled?

(c) [8 pts] In Fig. 3, calculate the energy dissipated as heat in  $M_1$  if the supply voltage is increased from 0V to  $V_{dd}$  with as step of  $V_{dd}/2$ . The output is initially at 0V. Ignore the parasitic capacitances and assume  $|V_{tp}| < V_{dd}/2$ .



### 4. Wire Delay [12 pts]

Consider an isolated 2mm long and 1µm wide metal 1 wire over a silicon substrate driven by an inverter that has zero resistance and zero parasitic output capacitance. How will the delay change for the following cases? Briefly explain your reasoning in each case. *Only consider the parallel-plate capacitance*.



(a) [3 pts] If the wire width is doubled.

Ris halved, C is doubled : Delay remains constant

(b) [3 pts] If the wire length is halved.

R is halved , C is halved .: Delay becomes by

(c) [3 pts] If the wire thickness is doubled.

R is halved, C is constant. Delay becomes =

(d) [3 pts] If the thickness of the dielectric between the wire and the substrate is doubled.

R is constant, C is halved .: Delay becomes 1

### 5. Inverter Chain [16 pts]

Assume  $\gamma = 1$  ( $C_{int} = C_{gate}$ ). For a static inverter,  $W_P$ :  $W_N = 2$ : 1 gives equivalent pull-up and pull-down resistances. The delay of a reference inverter is  $t_{p0}$ .



(a) [4pts] What is the minimum delay of this inverter chain, in terms of tp0?

(b) [6 pts] Now suppose that you are to use a two stack for all NMOS devices (not for PMOS's) in the inverter chain design (for example, stacks can be used to reduce the leakage power). What is the minimum delay of the new inverter chain?



- (c) [6 pts] For the new inverter chain, when the primary input switches from 0V to V<sub>dd</sub>, what is
  - i. the total energy drawn from V<sub>dd</sub>, and
  - ii. the total energy dissipated by heat?

Ignore the intermediate node capacitances in the stacks and do NOT include the switching energy of the primary input.



$$C_{1} = \frac{2}{3} + 2 = \frac{8}{3}$$

$$C_{2} = \frac{4}{3} + 4 = \frac{16}{3}$$

$$C_{3} = \frac{8}{3} + 8 = \frac{32}{3}$$

(i) Edrawn = 
$$C_2 \times CV_{dd}^2 = \frac{16}{3} CV_{dd}^2$$

(ii) Ediss = 
$$\frac{1}{2} (C_1 + C_2 + C_3) \times C V_{dd}^2$$
  
=  $\frac{1}{2} (\frac{8}{3} + \frac{16}{3} + \frac{32}{3}) \times C V_{dd}^2$   
=  $\frac{28}{3} C V_{dd}^2$ 

# 6. Combinational Logic [14 pts]

For the function  $Y = \overline{(A+B)CD}$ ,

- (a) [5 pts] Implement it using complementary CMOS.
- (b) [5 pts] Size the devices in 1) so that that output resistance is the same as that of an inverter with an NMOS  $W_N = W$  and PMOS  $W_P = 2W$ . Assume that for a static inverter,  $W_P: W_N = 2:1$  gives equivalent pull-up and pull-down resistance.
- (c) [4 pts] Calculate the logical effort of the gate you implemented in 1).



(b) NMOS: 
$$W_A = W_B = W_C = W_D = 3W$$
  
PMOS:  $W_A = W_B = 4W, W_C = W_D = 2W$ 

(c) 
$$LE_A = LE_B = \frac{7}{3}$$
,  $LE_C = LE_D = \frac{5}{3}$ 

Or

(b) NMOS: 
$$W_A = W_B = 2W$$
,  $W_C = W_D = 4W$   
PMOS:  $W_A = W_B = 4W$ ,  $W_C = W_D = 2W$ 

(c) 
$$LE_A = LE_B = LE_C = LE_D = 2$$

# 7. Complementary CMOS [20 pts]



Fig. 6

(a) [10 pts] Your supervisor has asked you to simulate the <u>worst</u> and <u>best</u> case IN-to-OUT delay of a chain of NAND2 and NOR2 gates (see Fig. 6) in HSPICE when <u>IN switches from V<sub>dd</sub> to 0</u>. Complete the above schematic by filling the empty boxes with appropriate instances for the <u>worst</u> and <u>best</u> case delay simulation.

You are only allowed to use the following 3 instances. (VCVS: voltage controlled voltage source)



Given that the die temperature for this circuit's application can range from 20°C to 80 °C, what temperature should you choose for each delay simulation?

Explain your answer.

Hint: We do not consider the situations when the input signal of a gate is blocked by another input (for instance, a '0' input can block the other input in a NAND2 gate).



(b) [10 pts] Repeat (a) for the case when IN switches from 0 to  $V_{\text{dd}}$ .



best case: 20°C

