

www.vishay.com

Vishay Siliconix

# Automotive P-Channel 40 V (D-S) 175 °C MOSFET

## **DESCRIPTION**

The attached SPICE model describes the typical electrical characteristics of the p-channel vertical DMOS. The sub-circuit model is extracted and optimized over the -55 °C to +125 °C temperature ranges under the pulsed 0 V to 10 V gate drive. The saturated output impedance is best fit at the gate bias near the threshold voltage.

A novel gate-to-drain feedback capacitance network is used to model the gate charge characteristics while avoiding convergence difficulties of the switched  $C_{\rm gd}$  model. All model parameter values are optimized to provide a best fit to the measured electrical data and are not intended as an exact physical interpretation of the device.

## **CHARACTERISTICS**

- P-channel vertical DMOS
- Macro model (subcircuit model)
- Level 3 MOS
- · Apply for both linear and switching application
- Accurate over the -55 °C to +125 °C temperature range
- · Model the gate charge

# SUBCIRCUIT MODEL SCHEMATIC



# Note

• This document is intended as a SPICE modeling guideline and does not constitute a commercial product datasheet. Designers should refer to the appropriate datasheet of the same number for guaranteed specification limits





www.vishay.com

Vishay Siliconix

| <b>SPECIFICATIONS</b> (T <sub>J</sub> = 25 °C, unless otherwise noted) |                     |                                                                          |                |                  |      |
|------------------------------------------------------------------------|---------------------|--------------------------------------------------------------------------|----------------|------------------|------|
| PARAMETER                                                              | SYMBOL              | TEST CONDITIONS                                                          | SIMULATED DATA | MEASURED<br>DATA | UNIT |
| Static                                                                 |                     |                                                                          |                |                  |      |
| Gate threshold voltage                                                 | V <sub>GS(th)</sub> | $V_{DS} = V_{GS}, I_D = -250 \ \mu A$                                    | 2              | -                | V    |
| Drain-source on-state resistance <sup>a</sup>                          | R <sub>DS(on)</sub> | $V_{GS} = -10 \text{ V}, I_D = -30 \text{ A}$                            | 0.0042         | 0.0042           | Ω    |
|                                                                        |                     | $V_{GS} = -4.5 \text{ V}, I_D = -25 \text{ A}$                           | 0.0059         | 0.0059           |      |
| Forward transconductance <sup>a</sup>                                  | 9 <sub>fs</sub>     | V <sub>DS</sub> = -30 V, I <sub>D</sub> = -15 A                          | 76             | 103              | S    |
| Diode forward voltage                                                  | V <sub>SD</sub>     | I <sub>S</sub> = -30 A                                                   | -0.83          | -0.84            | V    |
| Dynamic <sup>b</sup>                                                   |                     |                                                                          |                |                  |      |
| Input capacitance                                                      | C <sub>iss</sub>    | V <sub>DS</sub> = -25 V, V <sub>GS</sub> = 0 V, f = 1 MHz                | 12 100         | 11 063           | pF   |
| Output capacitance                                                     | Coss                |                                                                          | 826            | 847              |      |
| Reverse transfer capacitance                                           | C <sub>rss</sub>    |                                                                          | 819            | 757              |      |
| Total gate charge                                                      | $Q_g$               | V <sub>DS</sub> = -20 V, V <sub>GS</sub> = -10 V, I <sub>D</sub> = -50 A | 180            | 185              | nC   |
| Gate-source charge                                                     | $Q_{gs}$            |                                                                          | 36             | 25               |      |
| Gate-drain charge                                                      | $Q_{gd}$            |                                                                          | 36             | 30               |      |

#### Notes

- a. Pulse test; pulse width  $\leq 300~\mu s,~duty~cycle \leq 2~\%$
- b. Guaranteed by design, not subject to production testing

www.vishay.com

Vishay Siliconix

# **COMPARISON OF MODEL WITH MEASURED DATA** ( $T_J = 25$ °C, unless otherwise noted)













# Note

 Dots and squares represent measured data Copyright: Vishay Intertechnology, Inc.