## Reference Design for Alpha Data ADM-PCIE-KU3 2DDR v3.0 (Kintex UltraScale KU060)

The Xilinx SDAccel 2DDR reference design v3.0 for the Alpha Data ADM-PCIE-KU3 board targets the Kintex UltraScale KU060 device, and is the design which was also used to create the corresponding .dsa file provided with this release of SDAccel software.

## Block diagram

The refdesign\_xilinx\_adm-pcie-ku3\_2ddr\_3\_0 project block diagram's top level of hierarchy contains two cells: base\_region, which contains IP primarily related to host interaction with base platform and logic to isolation partial reconfiguration; and expanded\_region, which contains IP primarily associated with the reconfigurable region, including the ocl\_block IP core.



Figure: refdesign\_xilinx\_adm-pcie-ku3\_2ddr\_3\_0 top level of hierarchy

The base\_region level of hierarchy contains the following hierarchical cells and IP:

- base\_clocking: contains clocking IP for the system and kernels
- pr\_isolation\_limited: contains IP related to partial reconfiguration of expanded\_region/u\_ocl\_region
- featureid: contains IP used to represent the device's feature ID
- base tieoffs: contains IP to tie off various inputs
- dma pcie: an IP subsystem containing the PCI Express and XDMA IP cores



Figure: refdesign\_xilinx\_adm-pcie-ku3\_2ddr\_3\_0 base\_region level of hierarchy

The expanded\_region level of hierarchy contains the following hierarchical cells and IP:

- apm\_sys: contains IP used to implement the hardware necessary for system profiling
- expanded resets: contains IP used to reset portions of the design
- memory: contains IP for DDR external memory control
- pr\_support\_limited: contains IP used to support partial reconfiguration and related functions
- interconnect\_aximm: SmartConnect IP for AXI4-MM communications between host, kernels, and DDR memory
- interconnect\_axilite: AXI interconnect IP for AXI4-Lite interface communication from host
- u\_ocl\_region: contains training kernel(s) and interconnect which is replaced using partial reconfiguration during the SDAccel compilation flow



Figure: refdesign\_xilinx\_adm-pcie-ku3\_2ddr\_3\_0 expanded\_region level of hierarchy

## Addresses

The address mapping for the refdesign\_xilinx\_adm-pcie-ku3\_2ddr\_3\_0 project is as follows.

| Cell                                                                  | Slave Interface    | Base Name             | Offset Address        | Range | High Address          |
|-----------------------------------------------------------------------|--------------------|-----------------------|-----------------------|-------|-----------------------|
|                                                                       |                    |                       |                       |       |                       |
|                                                                       |                    |                       |                       |       |                       |
| — expanded_region/apm_sys/xilmonitor_fifo0                            | S_AXI_FULL         | Meml                  | 0x0000_0020_0000_0000 | 4G -  | 0x0000_0020_FFFF_FFFF |
| expanded_region/memory/ddrmem                                         | CO_DDR3_S_AXI      | CO_DDR3_ADDRESS_BLOCK | 0x0000_0000_0000_0000 | 8G ·  | 0x0000_0001_FFFF_FFF  |
| □ □ expanded_region/memory/ddrmem_2                                   | CO_DDR3_S_AXI      | C0_DDR3_ADDRESS_BLOCK | 0x0000_0002_0000_0000 | 8G ·  | 0x0000_0003_FFFF_FFFF |
| • □ M_AXI_LITE (32 address bits : 4G)                                 |                    |                       |                       |       |                       |
| — ■ base_region/pr_isolation_limited/gate_pr                          | S_AXI              | Reg                   | 0x0003_0000           | 4K -  | 0x0003_0FFF           |
| base_region/featureid/gpio_featureid                                  | S AXI              | Reg                   | 0x0003_1000           | 4K -  | 0x0003_1FFF           |
| <ul> <li>base_region/pr_isolation_limited/ddr_calib_status</li> </ul> | S AXI              | Reg                   | 0x0003_2000           | 4K ·  | 0x0003_2FFF           |
| expanded_region/apm_sys/xilmonitor_apm                                | S AXI              | Reg                   | 0x0010_0000           | 64K · | 0x0010_FFFF           |
| expanded_region/apm_sys/xilmonitor_fifo0                              | S AXI              | Mem0                  | 0x0011_0000           | 4K ·  | 0x0011_0FFF           |
| expanded_region/pr_support_limited/flash_programmer                   | S AXI              | reg0                  | 0x0004_0000           | 64K · | 0x0004_FFFF           |
| expanded_region/u_ocl_region                                          | S AXI              | Reg0                  | 0x0000_0000           | 64K · | 0x0000_FFFF           |
| - expanded_region/u_ocl_region                                        | S AXI              | Regl                  | 0x0001_0000           | 64K · | 0x0001_FFFF           |
| - base_region/base_clocking/clkwiz_kernel                             | s axi lite         | Reg                   | 0x0005 0000           | 64K · | 0x0005 FFFF           |
| expanded_region/memory/ddrmem                                         | CO_DDR3_S_AXI_CTRL | CO_REG                | 0x0006_0000           | 64K · | 0x0006_FFFF           |
| expanded_region/memory/ddrmem_2                                       | CO DDR3 S AXI CTRL | CO_REG                | 0x0007_0000           | 64K · | 0x0007_FFFF           |
|                                                                       |                    |                       |                       |       |                       |
| - ■ M_AXI (32 address bits : 4G)                                      |                    |                       |                       |       |                       |
|                                                                       |                    |                       |                       |       |                       |
| — expanded_region/memory/ddrmem                                       | CO DDR3 S AXI      | CO_DDR3_ADDRESS_BLOCK | 0x00_0000_0000        | 8G ·  | 0x01_FFFF_FFFF        |
| expanded region/memory/ddrmem 2                                       | CO DDR3 S AXI      | CO DDR3 ADDRESS BLOCK | 0x02 0000 0000        | 8G ·  | 0x03 FFFF FFFF        |
|                                                                       |                    |                       |                       |       |                       |
| — expanded_region/apm_sys/xilmonitor_fifo0                            | S AXI FULL         | Meml                  | 0x20 0000 0000        | 4G    | 0x20 FFFF FFFF        |
|                                                                       |                    |                       |                       |       |                       |
| - expanded region/memory/ddrmem                                       | CO DDR3 S AXI      | CO DDR3 ADDRESS BLOCK | 0x00 0000 0000        | 8G ·  | 0x01 FFFF FFFF        |
| - expanded region/memory/ddrmem_2                                     | CO DDR3 S AXI      | CO DDR3 ADDRESS BLOCK | 0x02 0000 0000        | 8G ·  | 0x03 FFFF FFFF        |
|                                                                       | ·                  | ·                     |                       |       | ·                     |
| └ - expanded_region/apm_sys/xilmonitor_fifo0                          | S_AXI_FULL         | Meml                  | 0x20_0000_0000        | 4G    | 0x20_FFFF_FFFF        |