# **ECE260**

Lab 4
Fall 2012

Using PLDs with ABEL HDL and ispLever

(intentionally left blank)

Revised: 12 Oct 2012 DAL

# **Objective**

For this lab you are going to use the Lattice ispLever software package to generate and compile an ABEL program for a programmable logic device (PLD). You will test your design by programming a PLD, wiring the PLD into a circuit and then verifying the operation using either the logic analyzer or the Cadet workstation.

## **Equipment List**

- 1. ispGAL22V10B
- 2. ispLever Software Package
- 3. ISP Programming Adapter
- 4. Agilent 16801 Logic Analyzer
- 5. Flying lead pod for Logic Analyzer

## **Discussion**

The ispLever program is actually a suite of Windows based programs that are intended for developing programs for programmable logic devices from Lattice Semiconductor, including simple PLDs, CPLDs, and field programmable gate arrays (FPGAs). The user interface to ispLever is the Project Navigator, which allows you to call other programs that do such things as choose the target device, open the integrated editor program, compile the source files, and call the fitter program that converts the compiled program into an object file (JED) that can be programmed into the device. The ispLever programs allow the user to define the source programs in one of three hardware description languages (HDL), specifically, ABEL, VHDL and Verilog. For now we will be using ABEL to describe our programmable logic functions.

The ispLever software can be downloaded from the Lattice Semiconductor website (<a href="www.latticesemi.com">www.latticesemi.com</a>) so you can use the software on you own computers and not rely on just the computers in the lab. To use the downloaded program, you will have to register the software and obtain a free six month license that can be continually renewed.

## Pre-Lab

In order to test the capabilities of the ispLever software you need to generate some ABEL source code. You will generate the logic, i.e. write an ABEL program, to detect the prime numbers from all possible combinations of 4 binary bits  $(0 - F_{16})$ 

You will drive the four inputs to your circuit, Bit\_0, Bit\_1, Bit\_2, and Bit\_3, from a 4-bit binary counter which you will implement in the PLD and you will use either the Logic Analyzer or the Cadet workstation to test the operation of the circuit. The ABEL code for the counter is shown below so you will need to incorporate those line into the program you write.

When you get an error free compilation of your ABEL program you will also get a listing file that will list the pin numbers that have been assigned to the variable names you used in the PIN declarations. Figure 1. shows the pin out of the PLD we will be using for this lab. It has all of the I/O pins, power pins and the special pins that attach to the programming pod used to load the JED file generated by the ispLever software. You will need to attach pin 1 (ICLK) to the function generator and four pins of the in-system-programming port (ISP) to the programming adapter.

Before coming to lab do the following:

- 1. Use a text editor like Notepad to generate an ASCII text file that contains the ABEL program to implement the functions in your design. When you save the file, make the extension .abl so that ispLever will recognize it as an Abel source file.
- 2. Place the Abel source file on a USB memory stick or in a your working directory on the engineering server, Drive Z:



Figure 1. ispGAL22V10 and Programming Port

Revised: 12 Oct 2012 DAL

## **ABEL Code for Binary Counter**

add the following lines of code to the appropriate section(s) of your ABEL program

```
declatations
```

#### **Procedure**

1. Open the ispLever Project Navigator. If there is no shortcut on the Desktop, look in the start menu under Lattice Software. You should see the following screen appear:



2. On the top line, left click on the File tab. In the pull-down menu select New Project. In the pop-up window, assign a project name of your choosing. In the box labeled *Location*, navigate to a sub-directory in your assigned workspace on Drive Z or on your USB memory stick. For *Design Entry Type*, select <u>ABEL/Schematic</u>. Finally select <u>Synplify</u> for the *Synthesis Tool*. When you have finished, click on Next.



3. A new screen opens and asks you to select the device. In the section labeled *Family*, highlight the <u>GAL Device</u> selection. For *Device*, scroll down to the <u>ispGAL22V10B</u>. Under *Package type*, select <u>28PLCC</u>. The other settings are not critical so click on the Finish button on the bottom of the screen.



4. You should see the following screen. You have to enter the source code for your ABEL program. Click on the Source tab. You can either start a new ABEL source program by

selecting *New* or you can import a source file you generated off-line with a text editor by selecting *Import*.



5. If you are starting a new file, you will see the following screen. Select ABEL-HDL Module and click OK.



6. In the pop-up window, enter the requested information and click OK. You will be sent to the integrated text editor to start entering the source code of your program.



7. If you imported a file, then double click on the file name in the left hand pane of the Navigator window.



- 8. In the editor, make any additions/changes and then save the file and go back to the Navigator window. You can either close the editor or leave it open you will be back here to fix errors in your source code.
- 9. When the source file is highlighted in the left pane of the Navigator window, the right pane shows tasks related to the source file.



- 10. The first task is to compile your source file and remove any syntax errors. Highlight the source file in the left window and then highlight Compile Logic in the right pane. At the bottom of that pane, left click on Properties. In the pop-up window, select Generate Listing Expanded then close the window.
- 11. Next, left click on the Start box at the bottom of the right pane. This will compile your logic and open up a message window informing you of the status of the compile. If you have compile errors you need to go back to the editor window to correct them and retrace your steps.
- 12. After you get a compile pass with no errors, you should see green check marks in fron t=of some of the tasks listed in the right pane. Highlight the Compiled Equations line and hit the start button. A report window should open up and it should have a listing of the compiled equations.
- 13. Repeat these steps for the Reduced equations (if the selection exists).
- 14. Highlight the device in the left pane of the Navigator window. The right pane shows the tasks related to "fitting" the compiled files to the particular device selected.



- 15. Highlight Fit Design in the right pane. Again hit the start button and observe the status displayed in the pop-up report window. If there are any errors you will need to go back to the editor to correct them.
- 16. When the fitting process has completed successfully you are ready to program the device and then test it in the circuit.
- 17. If you did not assign pin numbers in your original source file, then you need to open the Chip Report to find out what pins have been assigned to your input and output signals. Using this information you can add it to the schematic you created for the prelab.
- 18. Wire up the circuit from your schematic and connect the wires of the programming pod to the four programming pins on the PLD and to power and ground.
- 19. When you have finished wiring the board, attach wires to the power supply which you have set to +5V. Attach the clock for the 74LS163 counter to the SYNC output of the function generator.

#### **Device Programming:**

20. You now need to program the PLD using the *ispVM System* software package. Click on *Start*, *Programs*, *Lattice*, *Accessories* and finally *ispVM*. The following screen should open up.



21. You need to set up the software to be able to attach to the pod so now click on the *Options* tab on the toolbar and then select *Cable and I/O Port Setup* in the drop-down window. You should now see the following:



- 22. The selections used in this setup depend upon the type of programming pod used and will be discussed in the lab. After thee settings are made ckick OK.
- 23. Now back in the main window click on the *SCAN* tab in the toolbar. This will cause the software to check to see if any devices are attached to the test port and will report the results.



24. In on the box below *Filename/IR Length*. In the pop-up window. Browse to the location of the JED file and then click OK.



25. Back on the main window, click on the tab labeled *GO* on the toolbar. If everything works correctly, you should get a message that states PASSED; if not ask for assistance from the TA or the instructor.

# **Testing with Cadet Workstation:**

To use the Cadet workstation to test your design you use a very slow input clock to drive the counter and the outputs of the counter and results will be tied to LED indicators.

- 1. Connect a wire from the square wave output of the function generator of the CADET to pin 1 of the PLD (iclk) and to LED 7 for observation.
- 2. Connect Bit\_3 thru Bit\_0 to 4 the LED 0 3 on the CADET.
- 3. Connect the two result pins, PRIME\_EQ and PRIME\_TT, to two of the LEDs.
- 4. Now set the function generator to a very slow clock and verify that the corresponding LED is flashing on and off at a slow rate.
- 5. Verify the the 4 bits of the counter are counting up through all sixteen binary combinations.
- 6. Verify that the PRIME\_EQ and PRIME\_TT LED are turned on at the correct state of the inputs.
- 7. If not, try to figure out the problem and then edit your ABEL program and then re-compile and reprogram the chip and test it again.
- 8. After you have the program working correctly, demonstrate it to the TA or instructor.

## **Testing with Logic Analyzer:**

To use the Logic Analyzer to test your design you use high speed input clock from the Function Generator to drive the counter and then the outputs of the counter and results will be verified using the Analyzer.

1. Using the information you learned in Lab 4, attach leads of the flying lead pod of the logic analyzer to the following signals:

| a. | Lead 0 | CLK_IN   | from function generator                              |
|----|--------|----------|------------------------------------------------------|
| b. | Lead 1 | Bit_0    | least significant bit of the four bit binary counter |
| c. | Lead 2 | Bit_1    |                                                      |
| d. | Lead 3 | Bit_2    |                                                      |
| e. | Lead 3 | Bit_3    | most significant bit of the four bit binary counter  |
| f. | Lead 4 | Prime_eq | output from the Boolean equation solution            |
| σ  | Lead 5 | Prime_tt | output from the truth table solution                 |

2. Set up the traces on the analyze as follows:

Revised: 12 Oct 2012 DAL



- 3. Now set the function generator to approximately 1MHz and attach it to the CLK\_IN signal in your circuit.
- 4. Capture some analyzer traces and use them to determine if your circuit is working as you expected.
- 5. Observe the timing on the counter output pins.
- 6. Have the TA or the instructor verify your results and sign the Verification Sheet.

**Lab Report:** The lab report is to contain the following sections: (see Lab Report Guideline)

- 1. Title sheet
- 2. Objective
- 3. Material List
- 4. Procedure
- 5. Experiment data
  - a. If you used the Logic Analyzer, include the traces you printed out along with explanation of the data being displayed
  - b. Copy of your schematic showing pin out
  - c. Copy of the ABEL source code for your program
  - d. Explanation of any problems and/or errors and how you would have corrected them
- 6. What you need to know section including a brief explanation of your program
- 7. Appendix
  - a. Signed verification sheet