

#### EMMA Mobile EV2

#### Multimedia Processor for Mobile Applications

R19DS0010EJ0700 Rev.7.00 May 31, 2011

# DESCRIPTION

EMMA MobileTM EV (EM/EV) is an application processor for mobile multimedia handset devices. EM/EV2 utilizes two ARM® Cortex-A9 cores with two Neon extensions, an integrated audio video engine (AV engine), and a 3D graphics block to enable high-class processing in a range of applications. The processor contains a wide variety of interfaces for cameras, displays, mass storage devices, memory devices, and many other peripherals. EM/EV achieves high-performance multimedia processing of up to HD-level decoding by means of hardware acceleration, while consuming minimal power..

#### **FEATURES**

- CPU: ARM Cortex-A9 (Frequency: 533 MHz, I-cache: 32 KB, D-cache: 32 KB, L2 cache: 256KB)
- AV engine: High-performance multimedia processor
  - Video:
    - Decoder: Multi decoder (H.264, VC-1, MPEG 1/2, H.263, MPEG-4: up to 1080p 30fps), other decoders/encoders may be implemented by software using CPU resources
  - Audio:
    - Decoder: MPEG-4 HE-AAC decoder, enhanced aacPlus decoder
- 3D Graphics accelerator (A3D)
  - 3D: 14.7 Mpix/sec
    - Supporting Open-GL-ES2.0, OpenGL-ES1.x
- Image processor: Resizing, rotating, image composing with alpha blending and key color masking
- Image composer: Image composing with alpha blending and key color masking, gamma correction
  - Direct connection to LCD interface
- Security functions: Secure boot function, secure timer, secure watchdog timer, secure DMA
- Internal memories: SRAM: 128 KB, ROM: 64 KB
- DMA controller: 8 channels
- Timers: Interval timers and watchdog timers: 15 channels
- DRAM interface:
  - LPDDR-SDRAM interface: Max 200 MHz DDR (DDR400), 32 bits, up to 1.6 GB/s
  - DDR2-SDRAM interface: Max 266 MHz DDR (DDR533), 32 bits, up to 2.1 GB/s
- NOR-Flash interface: 16-bit data bus
- Peripheral interfaces:
  - Memory card interface: SD card (with CPRM  $\times$  1, SDIO  $\times$  3, CF card interface
  - Image interfaces:
    - LCD interface → Parallel interface
    - ITU-R BT.656 interface
    - Camera interface → Parallel interface
  - Other serial interfaces:
    - USB 2.0 host or peripheral × 1 and peripheral × 1 (with PHY)
    - UART × 4
    - I2C × 2
    - Unified serial interface × 6 (SPI, I2S)



#### EMMA Mobile EV2

- General-purpose I/O port interface  $\times$  159

• Testing and debugging: ARM CoreSight, JTAG

• Power supply voltage

- Core Logic: 1.1V to 1.2 V

- PLL: 1.1 V to 1.2V

- IO power supply: 1.8 V, 3.3 V

• Power management

Several power saving operation modes are supported.

• Package

393-pin FPBGA package ( $16 \times 16$  mm), ball pitch: 0.65 mm

#### **Order Information**

| Part No.           | Package Type                           |  |
|--------------------|----------------------------------------|--|
| μ PD77642BF1-GA9-A | 393pin FPBGA (16mm×16mm, 0.65mm pitch) |  |

#### **BLOCK DIAGRAM**



#### **PIN LAYOUT**

393-pin FPBGA (16×16mm, 0.65mm pitch)





#### **PIN ASSIGNMENT**

(1/4)

| Pin No. | Pin Name   |
|---------|------------|
| A1      | GND        |
| A2      | GND        |
| A3      | VDD33D     |
| A4      | AVDD       |
| A5      | C32K       |
| A6      | GND        |
| A7      | GND        |
| A8      | OSC0_XT2   |
| A9      | OSC0_XT1   |
| A10     | GND        |
| A11     | JT_TCK     |
| A12     | LOWPWR     |
| A13     | PONDET     |
|         |            |
| A14     | GND        |
| A15     | LCD3_B1    |
| A16     | LCD3_B0    |
| A17     | LCD3_G1    |
| A18     | LCD3_G0    |
| A19     | LCD3_R2    |
| A20     | LCD3_R0    |
| A21     | LCD3_CLK_I |
| A22     | GND        |
| A23     | GND        |
| B1      | GND        |
| B2      | GND        |
| B3      | AFS_ARSTB  |
| B4      | AVDD       |
| B5      | GND        |
| B6      | USI0_CLK   |
| B7      | USI0_CS0   |
| B8      | USI0_CS1   |
| B9      | USI0_CS2   |
| B10     | USI0_DI    |
| B11     | USI0_DO    |
| B12     | SRESETB    |
| B13     | VDD18      |
| B14     | LCD3_B5    |
| B15     | LCD3_B2    |
| B16     | LCD3_G5    |

| Pin No. | Pin Name                           |
|---------|------------------------------------|
| B17     | LCD3_G2                            |
| B18     | LCD3_R5                            |
| B19     | LCD3_R3                            |
| B20     | LCD3_R1                            |
| B21     | LCD3_HS                            |
| B22     | LCD3_PXCLK                         |
| B23     | GND                                |
| C1      | DDR_DQ7                            |
| C2      | DDR_DQ0                            |
| C3      | DDR_DQ2                            |
| C4      | AGND                               |
| C5      | NECTESTIO                          |
| C6      | UTEST                              |
|         | (When being unused, "L" is fixed.) |
| C7      | GND                                |
| C8      | GND                                |
| C9      | USI1_CLK                           |
| C10     | USI1_DI                            |
| C11     | JT_TRSTB                           |
| C12     | NC (leave open)                    |
| C13     | JT_TDI                             |
| C14     | LCD3_B6                            |
| C15     | LCD3_B3                            |
| C16     | LCD3_G6                            |
| C17     | LCD3_G3                            |
| C18     | LCD3_R6                            |
| C19     | LCD3_R4                            |
| C20     | LCD3_VS                            |
| C21     | GPIO_019                           |
| C22     | AB_AD1                             |
| C23     | AB_AD0                             |
| D1      | DDR_DM0                            |
| D2      | DDR_DQ4                            |
| D3      | DDR_DQ6                            |
| D4      | DDR_DQ1                            |
| D5      | AGND                               |
| D6      | TE1                                |
| D7      | TE2                                |
| D8      | GND                                |
| D9      | GND                                |

RENESAS

|         | ` ′       |
|---------|-----------|
| Pin No. | Pin Name  |
| D10     | USI1_DO   |
| D11     | USI1_CS0  |
| D12     | JT_DBG_EN |
| D13     | JT_TDO    |
| D14     | LCD3_B7   |
| D15     | LCD3_B4   |
| D16     | LCD3_G7   |
| D17     | LCD3_G4   |
| D18     | LCD3_R7   |
| D19     | LCD3_DE   |
| D20     | GPIO_024  |
| D21     | AB_CSB0   |
| D22     | AB_AD3    |
| D23     | AB_AD2    |
| E1      | DDR_DQS0  |
| E2      | DDR_DQS0B |
| E3      | DDR_DQ3   |
| E4      | DDR_DQ5   |
| E20     | GPIO_025  |
| E21     | AB_CSB1   |
| E22     | AB_AD5    |
| E23     | AB_AD4    |
| F1      | DDR_DQS1  |
| F2      | DDR_DQS1B |
| F3      | DDR_GND   |
| F4      | DDR_VREFL |
| F6      | DDR_VDDIO |
| F7      | VDD33     |
| F8      | TRSTB     |
| F9      | VDD11     |
| F10     | VDD11     |
| F11     | BOOTSEL2  |
| F12     | BOOTSEL0  |
| F13     | JT_TDOEN  |
| F14     | JT_TMS    |
| F15     | VDD18     |
| F16     | GPIO_026  |
| F17     | GPIO_027  |
| F18     | GPIO_028  |
|         |           |

(2/4)

| Pin No. | Pin Name              | Pin No.       | Pin Name   | Pin No. | Pin Name      |
|---------|-----------------------|---------------|------------|---------|---------------|
| F20     | AB_CSB2               | H20           | AB_WRB     | L17     | AB_A27        |
| F21     | AB_AD8                | H21           | AB_AD14    | L18     | AB_A24        |
| F22     | AB_AD7                | H22           | AB_AD13    | L20     | AB_WAIT       |
| F23     | AB_AD6                | H23           | AB_AD12    | L21     | AB_A19        |
| G1      | DDR_DQ11              | J1            | DDR_A0     | L22     | HSI_ACREADY   |
| G2      | DDR_DQ8               | J2            | DDR_A2     | L23     | HSI_CAFLAG    |
| G3      | DDR_DM1               | J3            | DDR_GND    | M1      | DDR_CK        |
| G4      | DDR_DQ9               | J4            | DDR_DQ14   | M2      | DDR_CKB       |
| G6      | VDD11                 | J6            | DDR_CS1B   | M3      | DDR_GND       |
| G7      | GND                   | J7            | VDD11      | M4      | DDR_WEB       |
| G8      | VDD18                 | J17           | VDD11      | M6      | DDR_ODT Note2 |
| G9      | GND                   | J18           | GPIO_031   | M7      | GND           |
| G10     | GND                   | J20           | AB_RDB     | M17     | AB_A28        |
| G11     | BOOTSEL1              | J21           | AB_A17     | M18     | AB_A25        |
| G12     | VDD33M                | J22           | AB_AD15    | M20     | AB_A22        |
| G13     | VDD11                 | J23           | AB_CLK     | M21     | AB_A20        |
| G14     | GND                   | K1            | DDR_BA2    | M22     | HSI_CAREADY   |
| G15     | VDD33                 | K2            | DDR_BA0    | M23     | HSI_ACFLAG    |
| G16     | VDD11                 | K3            | DDR_A3     | N1      | DDR_CKE1      |
| G17     | GND                   | K4            | DDR_A10    | N2      | DDR_GND       |
| G18     | GPIO_029              | K6            | DDR_CASB   | N3      | DDR_A11       |
| G20     | AB_CSB3               | K7            | DDR_VDDIO  | N4      | DDR_A13       |
| G21     | AB_AD11               | K17           | VDD33      | N6      | DDR_CKERSTB   |
| G22     | AB_AD10               | K18           | VDD11      | N7      | DDR_VDDIO     |
| G23     | AB_AD9                | K20           | AB_ADV     | N17     | VDD18         |
| H1      | DDR_DQ12              | K21           | AB_A18     | N18     | AB_A26        |
| H2      | DDR_DQ15              | K22           | HSI_CAWAKE | N20     | AB_A23        |
| H3      | DDR_DQ13              | K23           | HSI_CADATA | N21     | AB_A21        |
| H4      | DDR_DQ10              | L1            | DDR_CKE0   | N22     | HSI_ACWAKE    |
| H6      | DDR_VDDIO             | L2            | DDR_A14    | N23     | HSI_ACDATA    |
| H7      | GND                   | L3            | DDR_A1     | P1      | DDR_A12       |
| H8      | GND                   | L4            | DDR_BA1    | P2      | DDR_A7        |
| H17     | VDD33                 | L6            | DDR_RASB   | P3      | DDR_A8        |
| H18     | GPIO_030              | L7            | DDR_CS0B   | P4      | DDR_A6        |
| Note1   | The HSI function is a | not available | 1          |         | ı             |

Note1 The HSI function is not available.

The on die termination function for DDR-ODT is not available. Note2

May 31, 2011

|         | (3/4)             |                 |               |         |            |  |  |
|---------|-------------------|-----------------|---------------|---------|------------|--|--|
| Pin No. | Pin Name          | Pin No.         | Pin Name      | Pin No. | Pin Name   |  |  |
| P6      | VDD11             | U11             | GND           | Y1      | DDR_DM3    |  |  |
| P7      | GND               | U12             | GND           | Y2      | DDR_DQ27   |  |  |
| P17     | VDD11             | U13             | VDD11         | Y3      | DDR_DQ25   |  |  |
| P18     | NTSC_DATA1        | U14             | VDD33         | Y4      | DDR_DQ29   |  |  |
| P20     | NTSC_DATA0        | U15             | VDD33         | Y5      | PWM1       |  |  |
| P21     | GND               | U16             | GND           | Y6      | USI2_CS2   |  |  |
| P22     | IC                | U17             | VDD18         | Y7      | USI2_CS0   |  |  |
| P23     | IC                | U18             | NTSC_DATA7    | Y8      | IIC1_SDA   |  |  |
| R1      | DDR_A9            | U20             | NTSC_DATA6    | Y9      | IIC1_SCL   |  |  |
| R2      | DDR_A5            | U21             | CAM_YUV3      | Y10     | UART1_TX   |  |  |
| R3      | DDR_A4            | U22             | CAM_YUV4      | Y11     | UART1_RX   |  |  |
| R4      | DDR_DQ20          | U23             | CAM_YUV5      | Y12     | SDI0_CMD   |  |  |
| R6      | DDR_VDDIO         | V1              | DDR_DQS2      | Y13     | SDI0_DATA1 |  |  |
| R7      | GND               | V2              | DDR_DQS2B     | Y14     | SDI0_DATA3 |  |  |
| R17     | VDD33             | V3              | DDR_GND       | Y15     | SDI0_DATA5 |  |  |
| R18     | NTSC_DATA3        | V4              | DDR_VREFH     | Y16     | SDI0_DATA7 |  |  |
| R20     | NTSC_DATA2        | V6              | VDD18         | Y17     | SD_DATA2   |  |  |
| R21     | GND               | V7              | VDD33M        | Y18     | SD_DATA0   |  |  |
| R22     | IC                | V8              | GPIO_004      | Y19     | GPIO_015   |  |  |
| R23     | IC                | V9              | GPIO_002      | Y20     | GPIO_014   |  |  |
| T1      | DDR_DQ16          | V10             | GPIO_000      | Y21     | GPIO_013   |  |  |
| T2      | DDR_DQ17          | V11             | VDD18         | Y22     | GND        |  |  |
| T3      | DDR_DQ22          | V12             | UART0_TX      | Y23     | CAM_CLKI   |  |  |
| T4      | DDR_DQ19          | V13             | UART0_RX      | AA1     | DDR_DQ24   |  |  |
| T6      | DDR_VDDIO         | V14             | VDD11         | AA2     | DDR_DQ28   |  |  |
| T7      | GND               | V15             | GPIO_009      | AA3     | DDR_DQ26   |  |  |
| T17     | VDD11             | V16             | GPIO_008      | AA4     | PWM0       |  |  |
| T18     | NTSC_DATA5        | V17             | GPIO_007      | AA5     | USI2_DO    |  |  |
| T20     | NTSC_DATA4        | V18             | GPIO_006      | AA6     | USI2_DI    |  |  |
| T21     | CAM_YUV0          | V20             | NTSC_CLK      | AA7     | USI2_CS1   |  |  |
| T22     | CAM_YUV1          | V21             | CAM_HS        | AA8     | IIC0_SDA   |  |  |
| T23     | CAM_YUV2          | V22             | CAM_YUV6      | AA9     | IIC0_SCL   |  |  |
| U1      | DDR_DQ21          | V23             | CAM_YUV7      | AA10    | UART1_CTSB |  |  |
| U2      | DDR_DQ18          | W1              | DDR_DQS3      | AA11    | USB_GND11  |  |  |
| U3      | DDR_DQ23          | W2              | DDR_DQS3B     | AA12    | USB_VBUS   |  |  |
| U4      | DDR_DM2           | W3              | DDR_DQ31      | AA13    | SDI0_DATA0 |  |  |
| U6      | VDD11             | W4              | DDR_DQ30      | AA14    | SDI0_DATA2 |  |  |
| U7      | GND               | W20             | GPIO_017      | AA15    | SDI0_DATA4 |  |  |
| U8      | GPIO_005          | W21             | GPIO_016      | AA16    | SDI0_DATA6 |  |  |
| U9      | GPIO_003          | W22             | CAM_VS        | AA17    | SD_DATA3   |  |  |
| U10     | GPIO_001          | W23             | CAM_CLKO      | AA18    | SD_DATA1   |  |  |
| Remark  | IC : Internally-c | onnected pins ( | null it down) |         |            |  |  |

Remark IC : Internally-connected pins (pull it down)

(4/4)

| Pin No. | Pin Name   |
|---------|------------|
| AA19    | SDI1_DATA3 |
| AA20    | GPIO_012   |
| AA21    | GPIO_011   |
| AA22    | GPIO_010   |
| AA23    | SDI1_CKI   |
| AB1     | GND        |
| AB2     | GND        |
| AB3     | GPIO_119   |
| AB4     | USI3_CS0   |
| AB5     | USI2_CLK   |
| AB6     | USB_AVSS2  |
| AB7     | USB_PVSS2  |
| AB8     | USB_VD3312 |
| AB9     | USB_DP2    |
| AB10    | UART1_RTSB |
| AB11    | USB_AVDD1  |
| AB12    | USB_AVSS1  |
| AB13    | USB_DP1    |
| AB14    | USB_VD3311 |
| AB15    | GND        |
| AB16    | GPIO_049   |
| AB17    | SD_CMD     |
| AB18    | SDI0_CKO   |
| AB19    | SDI1_DATA2 |
| AB20    | SDI1_DATA1 |
| AB21    | SDI1_DATA0 |
| AB22    | SDI1_CKO   |
| AB23    | GND        |
| AC1     | GND        |
| AC2     | GND        |
| AC3     | USI3_DO    |
| AC4     | USI3_DI    |
| AC5     | USI3_CLK   |
| AC6     | USB_AVDD2  |
| AC7     | USB_RREF2  |
| AC8     | USB_GND12  |
| AC9     | USB_DM2    |

| Pin No. | Pin Name  |
|---------|-----------|
| AC10    | USB_GND22 |
| AC11    | USB_RREF1 |
| AC12    | USB_PVSS1 |
| AC13    | USB_DM1   |
| AC14    | USB_GND21 |
| AC15    | OSC1_XT1  |
| AC16    | OSC1_XT2  |
| AC17    | GND       |
| AC18    | SDI0_CKI  |
| AC19    | SD_CKI    |
| AC20    | SD_CKO    |
| AC21    | SDI1_CMD  |
| AC22    | GND       |
| AC23    | GND       |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |
|         |           |

#### **CONTENTS**

| 1. P | PIN FUNCTIONS                    |    |
|------|----------------------------------|----|
| 1.1  | Pin Configuration                |    |
| 1.2  | Pin Functions                    |    |
| 1.3  | Pin I/O Circuits                 |    |
| 2. E | ELECTRICAL SPECIFICATIONS        | 32 |
| 2.1  |                                  |    |
| 2.2  | Recommended Operating Conditions | 33 |
| 2.3  | Capacitance                      | 32 |
| 2.4  | DC Characteristics               |    |
| 2.5  | AC Characteristics               | 40 |
| 3.   | PACKAGE DRAWING                  | 70 |

## 1. PIN FUNCTIONS

#### 1.1 Pin Configuration



#### 1.2 Pin Functions

## 1.2.1 Boot select signals (VDD18)

| Pin Name | Pin No. | IO<br>Type | Function              | Alternate Pin Function | Buffer Type |
|----------|---------|------------|-----------------------|------------------------|-------------|
| BOOTSEL2 | F11     | Input      | Boot mode selection 2 | -                      | А           |
| BOOTSEL1 | G11     | Input      | Boot mode selection 1 | _                      | А           |
| BOOTSEL0 | F12     | Input      | Boot mode selection 0 | _                      | Α           |

#### 1.2.2 System control signals (VDD18 / VDD33)

| Pin Name        | Pin No. | 10     | Function                    | Alternate Pin Function              | Buffer Type |
|-----------------|---------|--------|-----------------------------|-------------------------------------|-------------|
|                 |         | Туре   |                             | (Italic notation is a default pin.) |             |
| UTEST Note4     | C6      | Input  | Test                        | -                                   | Α           |
| TE1             | D6      | Input  | Test                        | _                                   | N           |
| TE2             | D7      | Input  | Test                        | -                                   | 0           |
| TRSTB           | F8      | Input  | Test                        | -                                   | С           |
| NECTESTIO Note1 | C5      | Output | Test                        | -                                   | -           |
| PONDET          | A13     | Input  | Power-on reset              | -                                   | М           |
| SRESETB         | B12     | Input  | System reset                | -                                   | D           |
| C32K Note3      | A5      | Input  | 32.768 kHz clock            | -                                   | А           |
| ERR_RST_REQB    | U9      | Output | Error reset request         | GPIO_003                            | L           |
| LOWPWR          | A12     | Output | Low power control signal    | GPIO_154                            | Е           |
| AFS_ARSTB       | B3      | Input  | Antifuse asynchronous reset | -                                   | А           |
| REF_CLKO Note2  | V8      | Output | Reference clock input       | GPIO_004                            | L           |
| EXT_CLKI NOTE2  | U8      | Input  | Reference clock output      | GPIO_005                            | L           |
| DDR_CKERSTB     | N6      | Input  | Clock reset input           | _                                   | U.          |

Note1 VDD33

Note2 VDD18/VDD33 Note3 input : schmitt

Note4 When being unused, "L" is fixed.

### 1.2.3 OSC signals (VDD18)

| Pin Name | Pin No. | IO<br>Type | Function   | Alternate Pin Function | Buffer Type |
|----------|---------|------------|------------|------------------------|-------------|
| OSC0_XT1 | A9      | Input      | OSC input  | -                      | Р           |
| OSC0_XT2 | A8      | I/O        | OSC output | _                      | Р           |
| OSC1_XT1 | AC15    | Input      | OSC input  | -                      | Р           |
| OSC1_XT2 | AC16    | I/O        | OSC output | _                      | Р           |

### 1.2.4 JTAG signals (VDD18, VDD18 / VDD33)

| Pin Name    | Pin No. | IO Type | Function                | Alternate Pin Function | Buffer<br>Type |
|-------------|---------|---------|-------------------------|------------------------|----------------|
| JT_TCK      | A11     | Input   | JTAG clock input        | -                      | С              |
| JT_TRSTB    | C11     | Input   | JTAG reset input        | _                      | С              |
| JT_TMS      | F14     | I/O     | JTAG test mode          | -                      | В              |
| JT_TDI      | C13     | Input   | JTAG data input         | -                      | В              |
| JT_TDO      | D13     | Output  | JTAG data output        | GPIO_151               | Е              |
| JT_TDOEN    | F13     | Output  | JTAG data output enable | GPIO_152               | Е              |
| JT_DBG_EN   | D12     | Input   | JTAG debug enable       | -                      | С              |
| JT_SEL NOTE | V9      | Input   | JTAG select             | GPIO_002               | L              |

Note1 VDD18/VDD33

### 1.2.5 External memory interface signals (VDD33)

(1/2)

| Pin Name | Pin No. | IO Type | Function                | Alternate Pin Function                    | Buffer |
|----------|---------|---------|-------------------------|-------------------------------------------|--------|
|          |         |         |                         | (Italic notation is a default pin.)       | Туре   |
| AB_AD15  | J22     | I/O     | Address/data bus bit 15 | SDI2_DATA3, CF_D15, <i>GPIO_092</i>       | G      |
| AB_AD14  | H21     | I/O     | Address/data bus bit 14 | SDI2_DATA2, CF_D14, <i>GPIO_091</i>       | G      |
| AB_AD13  | H22     | I/O     | Address/data bus bit 13 | SDI2_DATA1, CF_D13, USI5_CS2,<br>GPIO_090 | G      |
| AB_AD12  | H23     | I/O     | Address/data bus bit 12 | SDI2_DATA0, CF_D12, USI5_CS1,<br>GPIO_089 | G      |
| AB_AD11  | G21     | I/O     | Address/data bus bit 11 | DTV_DATA, CF_D11, USI5_CS0, GPIO_088      | G      |
| AB_AD10  | G22     | I/O     | Address/data bus bit 10 | DTV_VALID, CF_D10, USI5_DO, GPIO_087      | G      |
| AB_AD9   | G23     | I/O     | Address/data bus bit 9  | DTV_PSYNC, CF_D09, USI5_DI, GPIO_086      | G      |
| AB_AD8   | F21     | I/O     | Address/data bus bit 8  | DTV_BCLK, CF_D08, USI5_CLK, GPIO_085      | G      |
| AB_AD7   | F22     | I/O     | Address/data bus bit 7  | CF_D07, GPIO_084                          | G      |
| AB_AD6   | F23     | I/O     | Address/data bus bit 6  | CF_D06, GPIO_083                          | G      |
| AB_AD5   | E22     | I/O     | Address/data bus bit 5  | CF_D05, GPIO_082                          | G      |
| AB_AD4   | E23     | I/O     | Address/data bus bit 4  | CF_D04, GPIO_081                          | G      |
| AB_AD3   | D22     | I/O     | Address/data bus bit 3  | CF_D03, GPIO_080                          | G      |
| AB_AD2   | D23     | I/O     | Address/data bus bit 2  | CF_D02, GPIO_079                          | G      |
| AB_AD1   | C22     | I/O     | Address/data bus bit 1  | CF_D01, GPIO_078                          | G      |
| AB_AD0   | C23     | I/O     | Address/data bus bit 0  | CF_D00, GPIO_077                          | G      |
| AB_A28   | M17     | Output  | Address bus bit 26      | AB_BEN1, GPIO_104                         | Н      |
| AB_A27   | L17     | Output  | Address bus bit 26      | AB_BEN0, <i>GPIO_103</i>                  | Н      |
| AB_A26   | N18     | Output  | Address bus bit 26      | CF_CDB2, <i>GPIO_102</i>                  | Н      |
| AB_A25   | M18     | Output  | Address bus bit 25      | CF_CDB1, GPIO_101                         | Н      |
| AB_A24   | L18     | Output  | Address bus bit 24      | CF_INPACKB, GPIO_100                      | Н      |

(2/2)

| Pin Name | Pin No. | IO Type | Function           | Alternate Pin Function              | Buffer |
|----------|---------|---------|--------------------|-------------------------------------|--------|
|          |         |         |                    | (Italic notation is a default pin.) | Type   |
| AB_A23   | N20     | Output  | Address bus bit 23 | SDI2_CMD, GPIO_099                  | Н      |
| AB_A22   | M20     | Output  | Address bus bit 22 | SDI2_CKI, GPIO_098                  | Н      |
| AB_A21   | N21     | Output  | Address bus bit 21 | SDI2_CKO, CF_INTRQ, GPIO_097        | Н      |
| AB_A20   | M21     | Output  | Address bus bit 20 | GPIO_096                            | Н      |
| AB_A19   | L21     | Output  | Address bus bit 19 | CF_A02, <i>GPIO_095</i>             | G      |
| AB_A18   | K21     | Output  | Address bus bit 18 | CF_A01, <i>GPIO_094</i>             | G      |
| AB_A17   | J21     | Output  | Address bus bit 17 | CF_A00, <i>GPIO_093</i>             | G      |
| AB_RDB   | J20     | Output  | Read strobe        | CF_IORDB, GPIO_073                  | Н      |
| AB_WRB   | H20     | Output  | Write strobe       | CF_IOWRB, GPIO_074                  | Н      |
| AB_ADV   | K20     | Output  | Address valid      | CF_RESET, GPIO_076                  | Н      |
| AB_WAIT  | L20     | Input   | Wait               | CF_IORDY, GPIO_075                  | Н      |
| AB_CSB3  | G20     | Output  | Chip select 3      | CF_CSB1, GPIO_072                   | Н      |
| AB_CSB2  | F20     | Output  | Chip select 2      | CF_CSB0, GPIO_071                   | Н      |
| AB_CSB1  | E21     | Output  | Chip select 1      | GPI0_070                            | F      |
| AB_CSB0  | D21     | Output  | Chip select 0      | GPIO_069                            | F      |
| AB_CLK   | J23     | Output  | Bus clock output   | GPIO_068                            | G      |
| AB_BEN1  | M17     | Output  | Byte enable        | GPIO_104                            | Н      |
| AB_BEN0  | L17     | Output  | Byte enable        | GPIO_103                            | Н      |

### 1.2.6 SDRAM interface signals (VDD18)

(1/3)

| Pin Name | Pin No. | IO Type | Function               | Alternate Pin Function | Buffer<br>Type |
|----------|---------|---------|------------------------|------------------------|----------------|
| DDR_A14  | L2      | Output  | Command/address bit 14 | -                      | Q              |
| DDR_A13  | N4      | Output  | Command/address bit 13 | -                      | Q              |
| DDR_A12  | P1      | Output  | Command/address bit 12 | -                      | Q              |
| DDR_A11  | N3      | Output  | Command/address bit 11 | -                      | Q              |
| DDR_A10  | K4      | Output  | Command/address bit 10 | -                      | Q              |
| DDR_A9   | R1      | Output  | Command/address bit 9  | -                      | Q              |
| DDR_A8   | P3      | Output  | Command/address bit 8  | -                      | Q              |
| DDR_A7   | P2      | Output  | Command/address bit 7  | -                      | Q              |
| DDR_A6   | P4      | Output  | Command/address bit 6  | -                      | Q              |
| DDR_A5   | R2      | Output  | Command/address bit 5  | -                      | Q              |
| DDR_A4   | R3      | Output  | Command/address bit 4  | -                      | Q              |
| DDR_A3   | К3      | Output  | Command/address bit 3  | -                      | Q              |
| DDR_A2   | J2      | Output  | Command/address bit 2  | -                      | Q              |
| DDR_A1   | L3      | Output  | Command/address bit 1  | -                      | Q              |
| DDR_A0   | J1      | Output  | Command/address bit 0  | -                      | Q              |
| DDR_CS0B | L7      | Output  | Chip select 0          | -                      | Q              |
| DDR_CS1B | J6      | Output  | Chip select 1          | _                      | Q              |

(2/3)

| Pin Name  | Pin No. | IO Type | Function            | Alternate Pin Function | (2/3) Buffer Type |
|-----------|---------|---------|---------------------|------------------------|-------------------|
| DDR_CK    | M1      | Output  | Clock +             | -                      | R                 |
| DDR_CKB   | M2      | Output  | Clock -             | -                      | R                 |
| DDR_CKE0  | L1      | Output  | Clock enable 0      | _                      | Q                 |
| DDR_CKE1  | N1      | Output  | Clock enable 1      | -                      | Q                 |
| DDR_DM3   | Y1      | I/O     | Data mask bit 3     | _                      | S                 |
| DDR_DM2   | U4      | I/O     | Data mask bit 2     | -                      | S                 |
| DDR_DM1   | G3      | I/O     | Data mask bit 1     | -                      | S                 |
| DDR_DM0   | D1      | I/O     | Data mask bit 0     | -                      | S                 |
| DDR_DQ31  | W3      | I/O     | Data bit 31         | -                      | S                 |
| DDR_DQ30  | W4      | I/O     | Data bit 30         | -                      | S                 |
| DDR_DQ29  | Y4      | I/O     | Data bit 29         | _                      | S                 |
| DDR_DQ28  | AA2     | I/O     | Data bit 28         | -                      | S                 |
| DDR_DQ27  | Y2      | I/O     | Data bit 27         | -                      | S                 |
| DDR_DQ26  | AA3     | I/O     | Data bit 26         | _                      | S                 |
| DDR_DQ25  | Y3      | I/O     | Data bit 25         | -                      | S                 |
| DDR_DQ24  | AA1     | I/O     | Data bit 24         | -                      | S                 |
| DDR_DQ23  | U3      | I/O     | Data bit 23         | _                      | S                 |
| DDR_DQ22  | T3      | I/O     | Data bit 22         | _                      | S                 |
| DDR_DQ21  | U1      | I/O     | Data bit 21         | -                      | S                 |
| DDR_DQ20  | R4      | I/O     | Data bit 20         | _                      | S                 |
| DDR_DQ19  | T4      | I/O     | Data bit 19         | -                      | S                 |
| DDR_DQ18  | U2      | I/O     | Data bit 18         | -                      | S                 |
| DDR_DQ17  | T2      | I/O     | Data bit 17         | _                      | S                 |
| DDR_DQ16  | T1      | I/O     | Data bit 16         | -                      | S                 |
| DDR_DQ15  | H2      | I/O     | Data bit 15         | -                      | S                 |
| DDR_DQ14  | J4      | I/O     | Data bit 14         | -                      | S                 |
| DDR_DQ13  | H3      | I/O     | Data bit 13         | -                      | S                 |
| DDR_DQ12  | H1      | I/O     | Data bit 12         | -                      | S                 |
| DDR_DQ11  | G1      | I/O     | Data bit 11         | -                      | S                 |
| DDR_DQ10  | H4      | I/O     | Data bit 10         | -                      | S                 |
| DDR_DQ9   | G4      | I/O     | Data bit 9          | -                      | S                 |
| DDR_DQ8   | G2      | I/O     | Data bit 8          | -                      | S                 |
| DDR_DQ7   | C1      | I/O     | Data bit 7          | -                      | S                 |
| DDR_DQ6   | D3      | I/O     | Data bit 6          | -                      | S                 |
| DDR_DQ5   | E4      | I/O     | Data bit 5          | -                      | S                 |
| DDR_DQ4   | D2      | I/O     | Data bit 4          | -                      | S                 |
| DDR_DQ3   | E3      | I/O     | Data bit 3          | -                      | S                 |
| DDR_DQ2   | C3      | I/O     | Data bit 2          | -                      | S                 |
| DDR_DQS3  | W1      | I/O     | Data strobe bit 3 + | -                      | Т                 |
| DDR_DQS3B | W2      | I/O     | Data strobe bit 3 – | -                      | Т                 |
| DDR_DQS2  | V1      | I/O     | Data strobe bit 2 + | -                      | Т                 |

(3/3)

| Pin Name     | Pin No. | IO Type | Function            | Alternate Pin Function | Buffer<br>Type |
|--------------|---------|---------|---------------------|------------------------|----------------|
| DDR_DQS2B    | V2      | I/O     | Data strobe bit 2 – | -                      | Т              |
| DDR_DQS1     | F1      | I/O     | Data strobe bit 1 + | _                      | Т              |
| DDR_DQS1B    | F2      | I/O     | Data strobe bit 1 – | _                      | Т              |
| DDR_DQS0     | E1      | I/O     | Data strobe bit 0 + | _                      | Т              |
| DDR_DQS0B    | E2      | I/O     | Data strobe bit 0 – | _                      | Т              |
| DDR_RASB     | L6      | Output  | RAS                 | _                      | Q              |
| DDR_CASB     | K6      | Output  | CAS                 | _                      | Q              |
| DDR_WEB      | M4      | Output  | Write enable        | _                      | Q              |
| DDR_BA2      | K1      | Output  | Bank address bit 2  | _                      | Q              |
| DDR_BA1      | L4      | Output  | Bank address bit 1  | _                      | Q              |
| DDR_BA0      | K2      | Output  | Bank address bit 0  | _                      | Q              |
| DDR_ODT Note | M6      | Output  | On-die termination  | -                      | Q              |

Note: The on die termination function for DDR-ODT is not available.

### 1.2.7 Unified serial interface port 0 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function                  | Alternate Pin Function              | Buffer |
|----------|---------|---------|---------------------------|-------------------------------------|--------|
|          |         |         |                           | (Italic notation is a default pin.) | Type   |
| USI0_DI  | B10     | Input   | Port 0 data input         | _                                   | L      |
| USI0_DO  | B11     | Output  | Port 0 data output        | _                                   | L      |
| USI0_CLK | B6      | I/O     | Port 0 clock input/output | _                                   | L      |
| USI0_CS6 | AB4     | Output  | Port 0 CS6                | USI3_CS0, <i>GPIO_118</i>           | L      |
| USI0_CS5 | AC3     | Output  | Port 0 CS5                | USI3_DO, <i>GPIO_117</i>            | L      |
| USI0_CS4 | AC4     | Output  | Port 0 CS4                | USI3_DI, <i>GPIO_116</i>            | L      |
| USI0_CS3 | AC5     | Output  | Port 0 CS3                | USI3_CLK, GPIO_115                  | L      |
| USI0_CS2 | B9      | Output  | Port 0 CS2                | GPIO_106                            | L      |
| USI0_CS1 | B8      | Output  | Port 0 CS1                | GPIO_105                            | L      |
| USI0_CS0 | B7      | I/O     | Port 0 CS0                | -                                   | L      |

# 1.2.8 Unified serial interface port 1 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function                  | Alternate Pin Function | Buffer<br>Type |
|----------|---------|---------|---------------------------|------------------------|----------------|
| USI1_DI  | C10     | Input   | Port 1 data input         | GPIO_107               | J              |
| USI1_DO  | D10     | Output  | Port 1 data output        | GPIO_108               | J              |
| USI1_CLK | C9      | I/O     | Port 1 clock input/output | _                      | J              |
| USI1_CS0 | D11     | I/O     | Port 1 CS0                | -                      | J              |

### 1.2.9 Unified serial interface port 2 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function                  | Alternate Pin Function              | Buffer |
|----------|---------|---------|---------------------------|-------------------------------------|--------|
|          |         |         |                           | (Italic notation is a default pin.) | Type   |
| USI2_DI  | AA6     | Input   | Port 2 data input         | DTV_PSYNC, GPIO_110                 | L      |
| USI2_DO  | AA5     | Output  | Port 2 data output        | DTV_VALID, GPIO_111                 | L      |
| USI2_CLK | AB5     | I/O     | Port 2 clock input/output | DTV_BCLK, GPIO_109                  | L      |
| USI2_CS2 | Y6      | Output  | Port 2 CS2                | USI4_CS1, GPIO_114                  | L      |
| USI2_CS1 | AA7     | Output  | Port 2 CS1                | USI4_CS0, <i>GPIO_113</i>           | L      |
| USI2_CS0 | Y7      | I/O     | Port 2 CS0                | DTV_DATA, GPIO_112                  | L      |
| USI2_DI  | AA6     | Input   | Port 2 data input         | DTV_PSYNC, GPIO_110                 | L      |

### 1.2.10 Unified serial interface port 3 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function                  | Alternate Pin Function (Italic notation is a default pin.) | Buffer<br>Type |
|----------|---------|---------|---------------------------|------------------------------------------------------------|----------------|
| USI3_DI  | AC4     | Input   | Port 3 data input         | USI0_CS4, <i>GPIO_116</i>                                  | L              |
| USI3_DO  | AC3     | Output  | Port 3 data output        | USI0_CS5, GPIO_117                                         | L              |
| USI3_CLK | AC5     | I/O     | Port 3 clock input/output | USI0_CS3, GPIO_115                                         | L              |
| USI3_CS0 | AB4     | I/O     | Port 3 CS0                | USI0_CS6, GPIO_118                                         | L              |

# 1.2.11 Unified serial interface port 4 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function                  | Alternate Pin Function              | Buffer |
|----------|---------|---------|---------------------------|-------------------------------------|--------|
|          |         |         |                           | (Italic notation is a default pin.) | Type   |
| USI4_DI  | AA4     | Input   | Port 4 data input         | PWM0, <i>GPIO_120</i>               | L      |
| USI4_DO  | Y5      | Output  | Port 4 data output        | PWM1, <i>GPIO_121</i>               | L      |
| USI4_CLK | AB3     | I/O     | Port 4 clock input/output | GPIO_119                            | L      |
| USI4_CS1 | Y6      | Output  | Port 4 CS1                | USI2_CS2, GPIO_114                  | L      |
| USI4_CS0 | AA7     | I/O     | Port 4 CS0                | USI2_CS1, <i>GPIO_113</i>           | L      |

# 1.2.12 Unified serial interface port 5 signals (VDD18 / VDD33)

| Pin Name | Pin No.   | IO Type | Function                  | Alternate Pin Function                   | Buffer |
|----------|-----------|---------|---------------------------|------------------------------------------|--------|
|          |           |         |                           | (Italic notation is a default pin.)      | Type   |
| USI5_DI  | G23 Note1 | Input   | Port 5 data input         | AB_AD9, DTV_PSYNC, CF_D09, GPIO_086      | G      |
|          | M22 Note2 |         |                           | GPIO_150                                 | С      |
| USI5_DO  | G22 Note1 | Output  | Port 5 data output        | AB_AD10, DTV_VALID, CF_D10, GPIO_087     | G      |
|          | K23 Note2 |         |                           | GPIO_144                                 | С      |
| USI5_CLK | F21 Note1 | I/O     | Port 5 clock input/output | AB_AD8, DTV_BCLK, CF_D08, GPIO_085       | G      |
|          | K22 Note2 |         |                           | GPIO_143                                 | С      |
| USI5_CS4 | M23 Note2 | Output  | Port 5 CS4                | GPIO_149                                 | С      |
| USI5_CS3 | N23 Note2 | Output  | Port 5 CS3                | GPIO_148                                 | С      |
| USI5_CS2 | H22 Note1 | Output  | Port 5 CS2                | AB_AD13, SDI2_DATA1, CF_D13,<br>GPIO_090 | G      |
|          | N22 Note2 |         |                           | GPIO_147                                 | С      |
| USI5_CS1 | H23 Note1 | Output  | Port 5 CS1                | AB_AD12, SDI2_DATA0, CF_D12,<br>GPIO_089 | G      |
|          | L22 Note2 |         |                           | GPIO_146                                 | С      |
| USI5_CS0 | G21 Note1 | I/O     | Port 5 CS0                | AB_AD11, DTV_DATA, CF_D11, GPIO_088      | G      |
|          | L23 Note2 |         |                           | GPIO_145                                 | С      |

Note1 VDD33 Note2 VDD18

## 1.2.13 Digital terrestrial TV interface signals (VDD33, VDD18 / VDD33)

| Pin Name  | Pin No.   | IO Type | Function        | Alternate Pin Function (Italic notation is a default pin.) | Buffer<br>Type |
|-----------|-----------|---------|-----------------|------------------------------------------------------------|----------------|
| DTV_BCLK  | F21 Note1 | Input   | DTV clock input | AB_AD8, CF_D08, USI5_CLK,<br>GPIO_085                      | G              |
|           | AB5 Note2 |         |                 | USI2_CLK, GPIO_109                                         | L              |
| DTV_PSYNC | G23 Note1 | Input   | '               | AB_AD9, CF_D09, USI5_DI,<br>GPIO_086                       | G              |
|           | AA6 Note2 |         |                 | <i>USI2_DI</i> , GPIO_110                                  | L              |
| DTV_VALID | G22 Note1 | Input   | DTV valid       | AB_AD10, CF_D10, USI5_DO,<br>GPI0_087                      | G              |
|           | AA5 Note2 |         |                 | USI2_DO, GPIO_111                                          | L              |
| DTV_DATA  | G21 Note1 | Input   | DTV data input  | AB_AD11, CF_D11, USI5_CS0,<br>GPIO_088                     | G              |
|           | Y7 Note2  |         |                 | USI2_CS0, GPIO_112                                         | L              |

### 1.2.14 UART interface port 0 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function    | Alternate Pin Function | Buffer<br>Type |
|----------|---------|---------|-------------|------------------------|----------------|
| UART0_RX | V13     | Input   | Port 0 SIN  | -                      | J              |
| UART0_TX | V12     | Output  | Port 0 SOUT | -                      | I              |

#### 1.2.15 UART interface port 1 signals (VDD18 / VDD33)

| Pin Name   | Pin No. | IO Type | Function    | Alternate Pin Function (Italic notation is a default pin.) | Buffer<br>Type |
|------------|---------|---------|-------------|------------------------------------------------------------|----------------|
| UART1_RX   | Y11     | Input   | Port 1 SIN  | GPIO_155                                                   | J              |
| UART1_TX   | Y10     | Output  | Port 1 SOUT | GPIO_156                                                   | K              |
| UART1_RTSB | AB10    | Output  | Port 1 RTS  | UART2_TX,GPIO_158                                          | K              |
| UART1_CTSB | AA10    | Input   | Port 1 CTS  | UART2_RX,GPIO_157                                          | J              |

# 1.2.16 UART interface port 2 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function    | Alternate Pin Function              | Buffer |
|----------|---------|---------|-------------|-------------------------------------|--------|
|          |         |         |             | (Italic notation is a default pin.) | Type   |
| UART2_RX | AA10    | Input   | Port 2 SIN  | UART1_CTSB, GPIO_157                | J      |
| UART2_TX | AB10    | Output  | Port 2 SOUT | UART1_RTSB, GPIO_158                | K      |

#### 1.2.17 UART interface port 3 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function    | Alternate Pin Function (Italic notation is a default pin.) | Buffer<br>Type |
|----------|---------|---------|-------------|------------------------------------------------------------|----------------|
| UART3_RX | Y9      | Input   | Port 3 SIN  | IIC1_SCL, GPIO_046                                         | K              |
| UART3_TX | Y8      | Output  | Port 3 SOUT | IIC1_SDA, GPIO_047                                         | K              |

#### 1.2.18 USB interface port1 signals (VDD33)

| Pin Name | Pin No. | IO Type | Function                    | Alternate Pin Function | Buffer<br>Type |
|----------|---------|---------|-----------------------------|------------------------|----------------|
| USB_DP1  | AB13    | I/O     | USB port1 data input/output | -                      | Note           |
| USB_DM1  | AC13    | I/O     | USB port 1data input/output | -                      | Note           |

Note: Refer to USB Specification Revision 2.0.

### 1.2.19 USB interface port2 signals (VDD33)

| Pin Name | Pin No. | IO Type | Function                    | Alternate Pin Function | Buffer<br>Type |
|----------|---------|---------|-----------------------------|------------------------|----------------|
| USB_DP2  | AB9     | I/O     | USB port2 data input/output | -                      | Note           |
| USB_DM2  | AC9     | I/O     | USB port 2data input/output | -                      | Note           |
| USB_VBUS | AA12    | Input   | USB VBUS                    | GPIO_153               | Н              |

Note: Refer to USB Specification Revision 2.0.

### 1.2.20 I2C interface port 0 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function   | Alternate Pin Function | Buffer<br>Type |
|----------|---------|---------|------------|------------------------|----------------|
| IIC0_SCL | AA9     | ОТ      | IIC0 clock | GPIO_044               | K              |
| IIC0_SDA | AA8     | ОТ      | IIC0 data  | GPIO_045               | K              |

Remark OT: 3-state output

### 1.2.21 I2C interface port 1 signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function   | Alternate Pin Function | Buffer<br>Type |
|----------|---------|---------|------------|------------------------|----------------|
| IIC1_SCL | Y9      | ОТ      | IIC0 clock | UART3_RX, GPIO_046     | K              |
| IIC1_SDA | Y8      | ОТ      | IIC0 data  | UART3_TX, GPIO_047     | K              |

Remark OT: 3-state output

### 1.2.22 LCD interface signals (VDD33)

| Pin Name   | Pin No. | IO Type | Function    | Alternate Pin Function              | Buffer |
|------------|---------|---------|-------------|-------------------------------------|--------|
|            |         |         |             | (Italic notation is a default pin.) | Type   |
| LCD3_PXCLK | B22     | Output  | Pixel clock | YUV3_CLK_O, GPIO_018                | G      |
| LCD3_CLK_I | A21     | Input   | Clock input | YUV3_CLK_I, GPIO_020                | G      |
| LCD3_HS    | B21     | Output  | H sync      | YUV3_HS, <i>GPIO_021</i>            | G      |
| LCD3_VS    | C20     | Output  | V sync      | YUV3_VS, GPIO_022                   | G      |
| LCD3_DE    | D19     | Output  | Enable      | YUV3_DE, GPIO_023                   | G      |
| LCD3_R7    | D18     | Output  | Red 7       | TP33_CTRL, GPIO_039                 | G      |
| LCD3_R6    | C18     | Output  | Red 6       | TP33_CLK, <i>GPIO_038</i>           | G      |
| LCD3_R5    | B18     | Output  | Red 5       | GPIO_037                            | G      |
| LCD3_R4    | C19     | Output  | Red 4       | GPIO_036                            | G      |
| LCD3_R3    | B19     | Output  | Red 3       | GPIO_035                            | G      |
| LCD3_R2    | A19     | Output  | Red 2       | GPIO_034                            | G      |
| LCD3_R1    | B20     | Output  | Red 1       | GPIO_033                            | G      |
| LCD3_R0    | A20     | Output  | Red 0       | GPIO_032                            | G      |
| LCD3_G7    | D16     | Output  | Green 7     | YUV3_D7, TP33_DATA7                 | G      |
| LCD3_G6    | C16     | Output  | Green 6     | YUV3_D6, TP33_DATA6                 | G      |
| LCD3_G5    | B16     | Output  | Green 5     | YUV3_D5, TP33_DATA5                 | G      |
| LCD3_G4    | D17     | Output  | Green 4     | YUV3_D4, TP33_DATA4                 | G      |
| LCD3_G3    | C17     | Output  | Green 3     | YUV3_D3, TP33_DATA3                 | G      |
| LCD3_G2    | B17     | Output  | Green 2     | YUV3_D2, TP33_DATA2                 | G      |
| LCD3_G1    | A17     | Output  | Green 1     | YUV3_D1, TP33_DATA1,<br>GPIO_041    | G      |
| LCD3_G0    | A18     | Output  | Green 0     | YUV3_D0, TP33_DATA0,<br>GPIO_040    | G      |
| LCD3_B7    | D14     | Output  | Blue 7      | YUV3_D15, TP33_DATA15               | G      |
| LCD3_B6    | C14     | Output  | Blue 6      | YUV3_D14, TP33_DATA14               | G      |
| LCD3_B5    | B14     | Output  | Blue 5      | YUV3_D13, TP33_DATA13               | G      |
| LCD3_B4    | D15     | Output  | Blue 4      | YUV3_D12, TP33_DATA12               | G      |
| LCD3_B3    | C15     | Output  | Blue 3      | YUV3_D11, TP33_DATA11               | G      |
| LCD3_B2    | B15     | Output  | Blue 2      | YUV3_D10, TP33_DATA10               | G      |
| LCD3_B1    | A15     | Output  | Blue 1      | YUV3_D9, TP33_DATA9,<br>GPIO_043    | G      |
| LCD3_B0    | A16     | Output  | Blue 0      | YUV3_D8, TP33_DATA8,<br>GPIO_042    | G      |

### 1.2.23 YUV interface signals (VDD33)

| Pin Name   | Pin No. | IO Type | Function    | Alternate Pin Function              | Buffer |
|------------|---------|---------|-------------|-------------------------------------|--------|
|            |         |         |             | (Italic notation is a default pin.) | Туре   |
| YUV3_D15   | D14     | Output  | Data bit 15 | LCD3_B7, TP33_DATA15                | G      |
| YUV3_D14   | C14     | Output  | Data bit 14 | LCD3_B6, TP33_DATA14                | G      |
| YUV3_D13   | B14     | Output  | Data bit 13 | LCD3_B5, TP33_DATA13                | G      |
| YUV3_D12   | D15     | Output  | Data bit 12 | LCD3_B4, TP33_DATA12                | G      |
| YUV3_D11   | C15     | Output  | Data bit 11 | LCD3_B3, TP33_DATA11                | G      |
| YUV3_D10   | B15     | Output  | Data bit 10 | LCD3_B2, TP33_DATA10                | G      |
| YUV3_D9    | A15     | Output  | Data bit 9  | LCD3_B1, TP33_DATA9,<br>GPIO_043    | G      |
| YUV3_D8    | A16     | Output  | Data bit 8  | LCD3_B0, TP33_DATA8,<br>GPIO_042    | G      |
| YUV3_D7    | D16     | Output  | Data bit 7  | LCD3_G7, TP33_DATA7                 | G      |
| YUV3_D6    | C16     | Output  | Data bit 6  | LCD3_G6, TP33_DATA6                 | G      |
| YUV3_D5    | B16     | Output  | Data bit 5  | LCD3_G5, TP33_DATA5                 | G      |
| YUV3_D4    | D17     | Output  | Data bit 4  | LCD3_G4, TP33_DATA4                 | G      |
| YUV3_D3    | C17     | Output  | Data bit 3  | LCD3_G3, TP33_DATA3                 | G      |
| YUV3_D2    | B17     | Output  | Data bit 2  | LCD3_G2, TP33_DATA2                 | G      |
| YUV3_D1    | A17     | Output  | Data bit 1  | LCD3_G1, TP33_DATA1,<br>GPIO_041    | G      |
| YUV3_D0    | A18     | Output  | Data bit 0  | LCD3_G0, TP33_DATA0,<br>GPIO_040    | G      |
| YUV3_CLK_O | B22     | Output  | Clock       | LCD3_PXCLK, GPIO_018                | G      |
| YUV3_CLK_I | A21     | Input   | Clock       | LCD3_CLK_I, GPIO_020                | G      |
| YUV3_HS    | B21     | Output  | Hsync       | LCD3_HS, GPIO_021                   | G      |
| YUV3_VS    | C20     | Output  | Vsync       | LCD3_VS, GPIO_022                   | G      |
| YUV3_DE    | D19     | Output  | Enable      | LCD3_DE, GPIO_023                   | G      |

# 1.2.24 SD card interface signals (VDD33)

| Pin Name | Pin No. | IO Type | Function             | Alternate Pin Function | Buffer<br>Type |
|----------|---------|---------|----------------------|------------------------|----------------|
| SD_CKO   | AC20    | Output  | SD card clock output | -                      | G              |
| SD_CKI   | AC19    | Input   | SD card clock input  | GPIO_048               | G              |
| SD_CMD   | AB17    | I/O     | SD card command      | _                      | G              |
| SD_DATA3 | AA17    | I/O     | SD card data bit 3   | _                      | G              |
| SD_DATA2 | Y17     | I/O     | SD card data bit 2   | _                      | G              |
| SD_DATA1 | AA18    | I/O     | SD card data bit 1   | _                      | G              |
| SD_DATA0 | Y18     | I/O     | SD card data bit 0   | -                      | G              |

### 1.2.25 SDIO interface port 0 signals (VDD33)

| Pin Name   | Pin No. | IO Type | Function           | Alternate Pin Function (Italic notation is a default pin.) | Buffer<br>Type |
|------------|---------|---------|--------------------|------------------------------------------------------------|----------------|
| SDI0_CMD   | Y12     | I/O     | SDIO0 command      | GPIO 052                                                   | G              |
| SDI0_DATA7 | Y16     | I/O     | SDIO0 data bit 7   | GPIO_060                                                   | G              |
| SDI0_DATA6 | AA16    | I/O     | SDIO0 data bit 6   | GPIO_059                                                   | G              |
| SDI0_DATA5 | Y15     | I/O     | SDIO0 data bit 5   | GPIO_058                                                   | G              |
| SDI0_DATA4 | AA15    | I/O     | SDIO0 data bit 4   | GPIO_057                                                   | G              |
| SDI0_DATA3 | Y14     | I/O     | SDIO0 data bit 3   | GPIO_056                                                   | G              |
| SDI0_DATA2 | AA14    | I/O     | SDIO0 data bit 2   | GPIO_055                                                   | G              |
| SDI0_DATA1 | Y13     | I/O     | SDIO0 data bit 1   | GPIO_054                                                   | G              |
| SDI0_DATA0 | AA13    | I/O     | SDIO0 data bit 0   | GPIO_053                                                   | G              |
| SDI0_CKO   | AB18    | Output  | SDIO0 clock output | GPIO_050                                                   | G              |
| SDI0_CKI   | AC18    | Input   | SDIO0 clock input  | GPIO_051                                                   | G              |

### 1.2.26 SDIO interface port 1 signals (VDD33)

| Pin Name   | Pin No. | IO Type | Function           | Alternate Pin Function              | Buffer |
|------------|---------|---------|--------------------|-------------------------------------|--------|
|            |         |         |                    | (Italic notation is a default pin.) | Type   |
| SDI1_CMD   | AC21    | I/O     | SDIO1 CMD          | GPIO_063                            | G      |
| SDI1_DATA3 | AA19    | I/O     | SDIO1 data bit 3   | GPIO_067                            | G      |
| SDI1_DATA2 | AB19    | I/O     | SDIO1 data bit 2   | GPIO_066                            | G      |
| SDI1_DATA1 | AB20    | I/O     | SDIO1 data bit 1   | GPIO_065                            | G      |
| SDI1_DATA0 | AB21    | I/O     | SDIO1 data bit 0   | GPIO_064                            | G      |
| SDI1_CKO   | AB22    | Output  | SDIO1 clock output | GPIO_061                            | G      |
| SDI1_CKI   | AA23    | Input   | SDIO1 clock input  | GPIO_062                            | G      |

# 1.2.27 SDIO interface port 2 signals (VDD33)

| Pin Name   | Pin No. | IO Type | Function           | Alternate Pin Function                                 | Buffer |
|------------|---------|---------|--------------------|--------------------------------------------------------|--------|
|            |         |         |                    | (Italic notation is a default pin.)                    | Type   |
| SDI2_CMD   | N20     | I/O     | SDIO2 command      | AB_A23, <i>GPIO_099</i>                                | Н      |
| SDI2_DATA3 | J22     | I/O     | SDIO2 data bit 3   | AB_AD15, SDI2_DATA3, CF_D15,<br>GPI0_092               | G      |
| SDI2_DATA2 | H21     | I/O     | SDIO2 data bit 2   | AB_AD14, SDI2_DATA2, CF_D14,<br>GPI0_091               | G      |
| SDI2_DATA1 | H22     | I/O     | SDIO2 data bit 1   | AB_AD13, SDI2_DATA1, CF_D13, USI5_CS2, <i>GPIO_090</i> | G      |
| SDI2_DATA0 | H23     | I/O     | SDIO2 data bit 0   | AB_AD12, SDI2_DATA0, CF_D12, USI5_CS1, <i>GPIO_089</i> | G      |
| SDI2_CKO   | N21     | Output  | SDIO2 clock output | AB_A21, CF_INTRQ, GPIO_097                             | Н      |
| SDI2_CKI   | M20     | Input   | SDIO2 clock input  | AB_A22, <i>GPIO_098</i>                                | Н      |

### 1.2.28 CF card interface signals (VDD33)

| Pin Name   | Pin No. | IO Type | Function            | Alternate Pin Function                            | Buffer |
|------------|---------|---------|---------------------|---------------------------------------------------|--------|
|            |         |         |                     | (Italic notation is a default pin.)               | Type   |
| CF_D15     | J22     | I/O     | CF data bit 15      | AB_AD15, SDI2_DATA3,<br>GPI0_092                  | G      |
| CF_D14     | H21     | I/O     | CF data bit 14      | AB_AD14, SDI2_DATA2,<br>GPIO_091                  | G      |
| CF_D13     | H22     | I/O     | CF data bit 13      | AB_AD13, SDI2_DATA1,<br>USI5_CS2, <i>GPIO_090</i> | G      |
| CF_D12     | H23     | I/O     | CF data bit 12      | AB_AD12, SDI2_DATA0,<br>USI5_CS1, <i>GPIO_089</i> | G      |
| CF_D11     | G21     | I/O     | CF data bit 11      | AB_AD11, DTV_DATA, USI5_CS0, GPIO_088             | G      |
| CF_D10     | G22     | I/O     | CF data bit 10      | AB_AD10, DTV_VALID, USI5_DO, GPI0_087             | G      |
| CF_D09     | G23     | I/O     | CF data bit 9       | AB_AD9, DTV_PSYNC, USI5_DI, GPIO_086              | G      |
| CF_D08     | F21     | I/O     | CF data bit 8       | AB_AD8, DTV_BCLK, USI5_CLK, GPIO_085              | G      |
| CF_D07     | F22     | I/O     | CF data bit 7       | AB_AD7, <i>GPIO_084</i>                           | G      |
| CF_D06     | F23     | I/O     | CF data bit 6       | AB_AD6, <i>GPIO_083</i>                           | G      |
| CF_D05     | E22     | I/O     | CF data bit 5       | AB_AD5, <i>GPIO_082</i>                           | G      |
| CF_D04     | E23     | I/O     | CF data bit 4       | AB_AD4, <i>GPIO_081</i>                           | G      |
| CF_D03     | D22     | I/O     | CF data bit 3       | AB_AD3, <i>GPIO_080</i>                           | G      |
| CF_D02     | D23     | I/O     | CF data bit 2       | AB_AD2, <i>GPIO_079</i>                           | G      |
| CF_D01     | C22     | I/O     | CF data bit 1       | AB_AD1, <i>GPIO_078</i>                           | G      |
| CF_D00     | C23     | I/O     | CF data bit 0       | AB_AD0, <i>GPIO_077</i>                           | G      |
| CF_CSB1    | G20     | Output  | CF chip select 1    | AB_CSB3, <i>GPIO_072</i>                          | Н      |
| CF_CSB0    | F20     | Output  | CF chip select 0    | AB_CSB2, <i>GPIO_071</i>                          | Н      |
| CF_RESET   | K20     | Output  | CF reset output     | AB_ADV, <i>GPIO_076</i>                           | Н      |
| CF_A02     | L21     | Output  | CF address bit 2    | AB_A19, <i>GPIO_095</i>                           | G      |
| CF_A01     | K21     | Output  | CF address bit 1    | AB_A18, <i>GPIO_094</i>                           | G      |
| CF_A00     | J21     | Output  | CF address bit 0    | AB_A17, <i>GPIO_093</i>                           | G      |
| CF_IOWRB   | H20     | Output  | CF write strobe     | AB_WRB, GPIO_074                                  | Н      |
| CF_IORDB   | J20     | Output  | CF read strobe      | AB_RDB, GPIO_073                                  | Н      |
| CF_IORDY   | L20     | Input   | CF I/O ready        | AB_WAIT, GPIO_075                                 | Н      |
| CF_INTRQ   | N21     | Input   | CF INT request      | AB_A21, SDI2_CKO, <i>GPIO_097</i>                 | Н      |
| CF_INPACKB | L18     | Input   |                     | AB_A24, <i>GPIO_100</i>                           | Н      |
| CF_CDB1    | M18     | Input   | CF card detection 1 | AB_A25, <i>GPIO_101</i>                           | Н      |
| CF_CDB2    | N18     | Input   | CF card detection 2 | AB_A26, <i>GPIO_102</i>                           | Н      |

# 1.2.29 GPIO interface signals (VDD18 / VDD33)

(1/5)

| Pin Name       | Pin No. | IO Type | Function            | Alternate Pin Function              | (1/5)<br>Buffer |
|----------------|---------|---------|---------------------|-------------------------------------|-----------------|
|                |         | 71      |                     | (Italic notation is a default pin.) | Type            |
| GPIO_158       | AB10    | I/O     | General-purpose I/O | UART1_RTSB, UART2_TX                | К               |
| GPIO_157       | AA10    | I/O     | General-purpose I/O | UART1_CTSB, UART2_RX                | J               |
| GPIO_156       | Y10     | I/O     | General-purpose I/O | UART1_TX                            | K               |
| GPIO_155       | Y11     | I/O     | General-purpose I/O | UART1_RX                            | J               |
| GPIO_154 NOTE1 | A12     | I/O     | General-purpose I/O | LOWPWR                              | E               |
| GPIO_153 NOTE2 | AA12    | I/O     | General-purpose I/O | USB_VBUS                            | Н               |
| GPIO_152 NOTE1 | F13     | I/O     | General-purpose I/O | JT_TDOEN                            | E               |
| GPIO_151 NOTE1 | D13     | I/O     | General-purpose I/O | JT_TDO                              | E               |
| GPIO_150 NOTE1 | M22     | I/O     | General-purpose I/O | USI5_DI                             | С               |
| GPIO_149 NOTE1 | M23     | I/O     | General-purpose I/O | USI5_CS4                            | С               |
| GPIO_148 NOTE1 | N23     | I/O     | General-purpose I/O | USI5_CS3                            | С               |
| GPIO_147 NOTE1 | N22     | I/O     | General-purpose I/O | USI5_CS2                            | С               |
| GPIO_146 NOTE1 | L22     | I/O     | General-purpose I/O | USI5_CS1                            | С               |
| GPIO_145 NOTE1 | L23     | I/O     | General-purpose I/O | USI5_CS0                            | С               |
| GPIO_144 NOTE1 | K23     | I/O     | General-purpose I/O | USI5_DO                             | С               |
| GPIO_143 NOTE1 | K22     | I/O     | General-purpose I/O | USI5_CLK                            | С               |
| GPIO_142 NOTE2 | V23     | I/O     | General-purpose I/O | CAM_YUV7                            | G               |
| GPIO_141 NOTE2 | V22     | I/O     | General-purpose I/O | CAM_YUV6                            | G               |
| GPIO_140 NOTE2 | U23     | I/O     | General-purpose I/O | CAM_YUV5                            | G               |
| GPIO_139 NOTE2 | U22     | I/O     | General-purpose I/O | CAM_YUV4                            | G               |
| GPIO_138 NOTE2 | U21     | I/O     | General-purpose I/O | CAM_YUV3                            | G               |
| GPIO_137 NOTE2 | T23     | I/O     | General-purpose I/O | CAM_YUV2                            | G               |
| GPIO_136 NOTE2 | T22     | I/O     | General-purpose I/O | CAM_YUV1                            | G               |
| GPIO_135 NOTE2 | T21     | I/O     | General-purpose I/O | CAM_YUV0                            | G               |
| GPIO_134 NOTE2 | V21     | I/O     | General-purpose I/O | CAM_HS                              | G               |
| GPIO_133 NOTE2 | W22     | I/O     | General-purpose I/O | CAM_VS                              | Н               |
| GPIO_132 NOTE2 | Y23     | I/O     | General-purpose I/O | CAM_CLKI                            | Н               |
| GPIO_131 NOTE2 | W23     | I/O     | General-purpose I/O | CAM_CLKO                            | G               |
| GPIO_130 NOTE2 | U18     | I/O     | General-purpose I/O | NTSC_DATA7                          | Н               |
| GPIO_129 NOTE2 | U20     | I/O     | General-purpose I/O | NTSC_DATA6                          | Н               |
| GPIO_128 NOTE2 | T18     | I/O     | General-purpose I/O | NTSC_DATA5                          | G               |
| GPIO_127 NOTE2 | T20     | I/O     | General-purpose I/O | NTSC_DATA4                          | G               |
| GPIO_126 NOTE2 | R18     | I/O     | General-purpose I/O | NTSC_DATA3                          | G               |
| GPIO_125 NOTE2 | R20     | I/O     | General-purpose I/O | NTSC_DATA2                          | G               |
| GPIO_124 NOTE2 | P18     | I/O     | General-purpose I/O | NTSC_DATA1                          | G               |
| GPIO_123 NOTE2 | P20     | I/O     | General-purpose I/O | NTSC_DATA0                          | G               |
| GPIO_122 NOTE2 | V20     | I/O     | General-purpose I/O | NTSC_CLK                            | G               |
| GPIO_121       | Y5      | I/O     | General-purpose I/O | PWM1, USI4_DO                       | L               |
| GPIO_120       | AA4     | I/O     | General-purpose I/O | PWM0, USI4_DI                       | L               |

(2/5)

| Pin Name       | Pin No. | IO Type | Function            | Alternate Pin Function                | Buffer |
|----------------|---------|---------|---------------------|---------------------------------------|--------|
|                |         |         |                     | (Italic notation is a default pin.)   | Type   |
| GPIO_119       | AB3     | I/O     | General-purpose I/O | USI4_CLK                              | L      |
| GPIO_118       | AB4     | I/O     | General-purpose I/O | USI3_CS0, USI0_CS6                    | L      |
| GPIO_117       | AC3     | I/O     | General-purpose I/O | USI3_DO, USI0_CS5                     | L      |
| GPIO_116       | AC4     | I/O     | General-purpose I/O | USI3_DI, USI0_CS4                     | L      |
| GPIO_115       | AC5     | I/O     | General-purpose I/O | USI3_CLK, USI0_CS3                    | L      |
| GPIO_114       | Y6      | I/O     | General-purpose I/O | USI2_CS2, USI4_CS1                    | L      |
| GPIO_113       | AA7     | I/O     | General-purpose I/O | USI2_CS1, USI4_CS0                    | L      |
| GPIO_112       | Y7      | I/O     | General-purpose I/O | USI2_CS0, DTV_DATA                    | L      |
| GPIO_111       | AA5     | I/O     | General-purpose I/O | USI2_DO, DTV_VALID                    | L      |
| GPIO_110       | AA6     | I/O     | General-purpose I/O | USI2_DI, DTV_PSYNC                    | L      |
| GPIO_109       | AB5     | I/O     | General-purpose I/O | USI2_CLK, DTV_BCLK                    | L      |
| GPIO_108       | D10     | I/O     | General-purpose I/O | USI1_DO                               | J      |
| GPIO_107       | C10     | I/O     | General-purpose I/O | USI1_DI                               | J      |
| GPIO_106       | B9      | I/O     | General-purpose I/O | USI0_CS2                              | L      |
| GPIO_105       | B8      | I/O     | General-purpose I/O | USI0_CS1                              | L      |
| GPIO_104 NOTE2 | M17     | I/O     | General-purpose I/O | AB_A28, AB_BEN1                       | Н      |
| GPIO_103 NOTE2 | L17     | I/O     | General-purpose I/O | AB_A27, AB_BEN0                       | Н      |
| GPIO_102 NOTE2 | N18     | I/O     | General-purpose I/O | AB_A26, CF_CDB2                       | Н      |
| GPIO_101 NOTE2 | M18     | I/O     | General-purpose I/O | AB_A25, CF_CDB1                       | Н      |
| GPIO_100 NOTE2 | L18     | I/O     | General-purpose I/O | AB_A24, CF_INPACKB                    | Н      |
| GPIO_099 NOTE2 | N20     | I/O     | General-purpose I/O | AB_A23, SDI2_CMD                      | Н      |
| GPIO_098 NOTE2 | M20     | I/O     | General-purpose I/O | AB_A22, SDI2_CKI                      | Н      |
| GPIO_097 NOTE2 | N21     | I/O     | General-purpose I/O | AB_A21, SDI2_CKO, CF_INTRQ            | Н      |
| GPIO_096 NOTE2 | M21     | I/O     | General-purpose I/O | AB_A20                                | Н      |
| GPIO_095 NOTE2 | L21     | I/O     | General-purpose I/O | AB_A19, CF_A02                        | G      |
| GPIO_094 NOTE2 | K21     | I/O     | General-purpose I/O | AB_A18, CF_A01                        | G      |
| GPIO_093 NOTE2 | J21     | I/O     | General-purpose I/O | AB_A17, CF_A00                        | G      |
| GPIO_092 NOTE2 | J22     | I/O     | General-purpose I/O | AB_AD15, SDI2_DATA3, CF_D15           | G      |
| GPIO_091 NOTE2 | H21     | I/O     | General-purpose I/O | AB_AD14, SDI2_DATA2, CF_D14           | G      |
| GPIO_090 NOTE2 | H22     | I/O     | General-purpose I/O | AB_AD13, SDI2_DATA1, CF_D13, USI5_CS2 | G      |
| GPIO_089 NOTE2 | H23     | I/O     | General-purpose I/O | AB_AD12, SDI2_DATA0, CF_D12, USI5_CS1 | G      |
| GPIO_088 NOTE2 | G21     | I/O     | General-purpose I/O | AB_AD11, DTV_DATA, CF_D11, USI5_CS0   | G      |
| GPIO_087 NOTE2 | G22     | I/O     | General-purpose I/O | AB_AD10, DTV_VALID, CF_D10, USI5_DO   | G      |
| GPIO_086 NOTE2 | G23     | I/O     | General-purpose I/O | AB_AD9, DTV_PSYNC, CF_D09, USI5_DI    | G      |
| GPIO_085 NOTE2 | F21     | I/O     | General-purpose I/O | AB_AD8, DTV_BCLK, CF_D08, USI5_CLK    | G      |
| GPIO_084 NOTE2 | F22     | I/O     | General-purpose I/O | AB_AD7, CF_D07                        | G      |

(3/5)

|                |         |         |                      |                                     | (3/5)  |
|----------------|---------|---------|----------------------|-------------------------------------|--------|
| Pin Name       | Pin No. | IO Type | Function             | Alternate Pin Function              | Buffer |
|                |         |         |                      | (Italic notation is a default pin.) | Туре   |
| GPIO_083 NOTE2 | F23     | I/O     | General-purpose I/O  | AB_AD6, CF_D06                      | G      |
| GPIO_082 NOTE2 | E22     | I/O     | General-purpose I/O  | AB_AD5, CF_D05                      | G      |
| GPIO_081 NOTE2 | E23     | I/O     | General-purpose I/O  | AB_AD4, CF_D04                      | G      |
| GPIO_080 NOTE2 | D22     | I/O     | General-purpose I/O  | AB_AD3, CF_D03                      | G      |
| GPIO_079 NOTE2 | D23     | I/O     | General-purpose I/O  | AB_AD2, CF_D02                      | G      |
| GPIO_078 NOTE2 | C22     | I/O     | General-purpose I/O  | AB_AD1, CF_D01                      | G      |
| GPIO_077 NOTE2 | C23     | I/O     | General-purpose I/O  | AB_AD0, CF_D00                      | G      |
| GPIO_076 NOTE2 | K20     | I/O     | General-purpose I/O  | AB_ADV, CF_RESET                    | Н      |
| GPIO_075 NOTE2 | L20     | I/O     | General-purpose I/O  | AB_WAIT, CF_IORDY                   | Н      |
| GPIO_074 NOTE2 | H20     | I/O     | General-purpose I/O  | AB_WRB, CF_IOWRB                    | Н      |
| GPIO_073 NOTE2 | J20     | I/O     | General-purpose I/O  | AB_RDB, CF_IORDB                    | Н      |
| GPIO_072 NOTE2 | G20     | I/O     | General-purpose I/O  | AB_CSB3, CF_CSB1                    | Н      |
| GPIO_071 NOTE2 | F20     | I/O     | General-purpose I/O  | AB_CSB2, CF_CSB0                    | Н      |
| GPIO_070 NOTE2 | E21     | I/O     | General-purpose I/O  | AB_CSB1                             | F      |
| GPIO_069 NOTE2 | D21     | I/O     | General-purpose I/O  | AB_CSB0                             | F      |
| GPIO_068 NOTE2 | J23     | I/O     | General-purpose I/O  | AB_CLK                              | G      |
| GPIO_067 NOTE2 | AA19    | I/O     | General-purpose I/O  | SDI1_DATA3                          | G      |
| GPIO_066 NOTE2 | AB19    | I/O     | General-purpose I/O  | SDI1_DATA2                          | G      |
| GPIO_065 NOTE2 | AB20    | I/O     | General-purpose I/O  | SDI1_DATA1                          | G      |
| GPIO_064 NOTE2 | AB21    | I/O     | General-purpose I/O  | SDI1_DATA0                          | G      |
| GPIO_063 NOTE2 | AC21    | I/O     | General-purpose I/O  | SDI1_CMD                            | G      |
| GPIO_062 NOTE2 | AA23    | I/O     | General-purpose I/O  | SDI1_CKI                            | G      |
| GPIO_061 NOTE2 | AB22    | I/O     | General-purpose I/O  | SDI1_CKO                            | G      |
| GPIO_060 NOTE2 | Y16     | I/O     | General-purpose I/O  | SDI0_DATA7                          | G      |
| GPIO_059 NOTE2 | AA16    | I/O     | General-purpose I/O  | SDI0_DATA6                          | G      |
| GPIO_058 NOTE2 | Y15     | I/O     | General-purpose I/O  | SDI0_DATA5                          | G      |
| GPIO_057 NOTE2 | AA15    | I/O     | General-purpose I/O  | SDI0_DATA4                          | G      |
| GPIO_056 NOTE2 | Y14     | I/O     | General-purpose I/O  | SDIO_DATA3                          | G      |
| GPIO_055 NOTE2 | AA14    | I/O     | General-purpose I/O  | SDI0_DATA2                          | G      |
| GPIO_054 NOTE2 | Y13     | I/O     | General-purpose I/O  | SDI0_DATA1                          | G      |
| GPIO_053 NOTE2 | AA13    | I/O     | General-purpose I/O  | SDIO_DATA0                          | G      |
| GPIO_052 NOTE2 | Y12     | I/O     | General-purpose I/O  | SDI0_CMD                            | G      |
| GPIO_051 NOTE2 | AC18    | I/O     | General-purpose I/O  | SDI0_CKI                            | G      |
| GPIO_050 NOTE2 | AB18    | I/O     | General-purpose I/O  | SDIO_CKO                            | G      |
| GPIO_049 NOTE2 | AB16    | I/O     | General-purpose I/O  | -                                   | G      |
| GPIO_048 NOTE2 | AC19    | I/O     | General-purpose I/O  | SD_CKI                              | G      |
| GPIO_047       | Y8      | I/O     | General-purpose I/O  | IIC1_SDA, UART3_TX                  | K      |
| GPIO_046       | Y9      | I/O     | General-purpose I/O  | IIC1_SCL, UART3_RX                  | K      |
| GPIO_045       | AA8     | I/O     | General-purpose I/O  | IICO_SDA                            | K      |
| J. 10_0 10     | 7.5.10  | ", "    | 23.13.4. parpood 1/0 |                                     |        |

(4/5)

|                | _       | 1       |                     |                                 | (4/5)          |  |
|----------------|---------|---------|---------------------|---------------------------------|----------------|--|
| Pin Name       | Pin No. | IO Type | Function            | Alternate Pin Function          | Buffer<br>Type |  |
| GPIO_044       | AA9     | I/O     | General-purpose I/O | IIC0_SCL                        | K              |  |
| GPIO_043 NOTE2 | A15     | I/O     | General-purpose I/O | LCD3_B1, YUV3_D9,<br>TP33_DATA9 | G              |  |
| GPIO_042 NOTE2 | A16     | I/O     | General-purpose I/O | LCD3_B0, YUV3_D8,<br>TP33_DATA8 | G              |  |
| GPIO_041 NOTE2 | A17     | I/O     | General-purpose I/O | LCD3_G1, YUV3_D1,<br>TP33_DATA1 | G              |  |
| GPIO_040 NOTE2 | A18     | I/O     | General-purpose I/O | LCD3_G0, YUV3_D0,<br>TP33_DATA0 | G              |  |
| GPIO_039 NOTE2 | D18     | I/O     | General-purpose I/O | LCD3_R7, TP33_CTRL              | G              |  |
| GPIO_038 NOTE2 | C18     | I/O     | General-purpose I/O | LCD3_R6, TP33_CLK               | G              |  |
| GPIO_037 NOTE2 | B18     | I/O     | General-purpose I/O | LCD_R5                          | G              |  |
| GPIO_036 NOTE2 | C19     | I/O     | General-purpose I/O | LCD_R4                          | G              |  |
| GPIO_035 NOTE2 | B19     | I/O     | General-purpose I/O | LCD_R3                          | G              |  |
| GPIO_034 NOTE2 | A19     | I/O     | General-purpose I/O | LCD_R2                          | G              |  |
| GPIO_033 NOTE2 | B20     | I/O     | General-purpose I/O | LCD_R1                          | G              |  |
| GPIO_032 NOTE2 | A20     | I/O     | General-purpose I/O | LCD_R0                          | G              |  |
| GPIO_031 NOTE2 | J18     | I/O     | General-purpose I/O | -                               | Н              |  |
| GPIO_030 NOTE2 | H18     | I/O     | General-purpose I/O | -                               | Н              |  |
| GPIO_029 NOTE2 | G18     | I/O     | General-purpose I/O | -                               | Н              |  |
| GPIO_028 NOTE2 | F18     | I/O     | General-purpose I/O | _                               | Н              |  |
| GPIO_027 NOTE2 | F17     | I/O     | General-purpose I/O | -                               | Н              |  |
| GPIO_026 NOTE2 | F16     | I/O     | General-purpose I/O | -                               | G              |  |
| GPIO_025 NOTE2 | E20     | I/O     | General-purpose I/O | -                               | G              |  |
| GPIO_024 NOTE2 | D20     | I/O     | General-purpose I/O | -                               | G              |  |
| GPIO_023 NOTE2 | D19     | I/O     | General-purpose I/O | LCD3_DE, YUV3_DE                | G              |  |
| GPIO_022 NOTE2 | C20     | I/O     | General-purpose I/O | LCD3_VS, YUV3_VS                | G              |  |
| GPIO_021 NOTE2 | B21     | I/O     | General-purpose I/O | LCD3_HS, YUV3_HS                | G              |  |
| GPIO_020 NOTE2 | A21     | I/O     | General-purpose I/O | LCD3_CLK_I, YUV3_CLK_I          | G              |  |
| GPIO_019 NOTE2 | C21     | I/O     | General-purpose I/O | _                               | G              |  |
| GPIO_018 NOTE2 | B22     | I/O     | General-purpose I/O | LCD3_PXCLK, YUV3_CLK_O          | G              |  |
| GPIO_017 NOTE2 | W20     | I/O     | General-purpose I/O | _                               | G              |  |
| GPIO_016 NOTE2 | W21     | I/O     | General-purpose I/O | _                               | G              |  |
| GPIO_015 NOTE2 | Y19     | I/O     | General-purpose I/O | _                               | G              |  |
| GPIO_014 NOTE2 | Y20     | I/O     | General-purpose I/O | _                               | G              |  |
| GPIO_013 NOTE2 | Y21     | I/O     | General-purpose I/O | _                               | G              |  |
| GPIO_012 NOTE2 | AA20    | I/O     | General-purpose I/O | _                               | Н              |  |
| GPIO_011 NOTE2 | AA21    | I/O     | General-purpose I/O | _                               | Н              |  |
| GPIO_010 NOTE2 | AA22    | I/O     | General-purpose I/O | _                               | G              |  |
| GPIO_009 NOTE2 | V15     | I/O     | General-purpose I/O | -                               | G              |  |
| GPIO_008 NOTE2 | V16     | I/O     | General-purpose I/O | _                               | Н              |  |
| GPIO_007 NOTE2 | V17     | I/O     | General-purpose I/O | _                               | Н              |  |

(5/5)

| Pin Name       | Pin No. | IO Type | Function            | Alternate Pin Function | Buffer<br>Type |
|----------------|---------|---------|---------------------|------------------------|----------------|
| GPIO_006 NOTE2 | V18     | I/O     | General-purpose I/O | _                      | G              |
| GPIO_005       | U8      | I/O     | General-purpose I/O | EXT_CLKI               | L              |
| GPIO_004       | V8      | I/O     | General-purpose I/O | REF_CLKO               | L              |
| GPIO_003       | U9      | I/O     | General-purpose I/O | -                      | L              |
| GPIO_002       | V9      | I/O     | General-purpose I/O | JT_SEL                 | L              |
| GPIO_001       | U10     | I/O     | General-purpose I/O | _                      | L              |
| GPIO_000       | V10     | I/O     | General-purpose I/O | -                      | L              |

Note1 VDD18Note2 VDD33

## 1.2.30 PWM interface signals (VDD18 / VDD33)

| Pin Name | Pin No. | IO Type | Function             | Alternate Pin Function              | Buffer |
|----------|---------|---------|----------------------|-------------------------------------|--------|
|          |         |         |                      | (Italic notation is a default pin.) | Type   |
| PWM0     | AA4     | Output  | PWM output channel 0 | USI4_DI, <i>GPIO_120</i>            | L      |
| PWM1     | Y5      | Output  | PWM output channel 1 | USI4_DO, <i>GPIO_121</i>            | L      |

#### 1.2.31 Camera interface signals (VDD33)

| Pin Name | Pin No. | IO Type | Function         | Alternate Pin Function (Italic notation is a default pin.) | Buffer<br>Type |
|----------|---------|---------|------------------|------------------------------------------------------------|----------------|
| CAM_YUV7 | V23     | Input   | Data bit 7       | GPIO_142                                                   | G              |
| CAM_YUV6 | V22     | Input   | Data bit 6       | GPIO_141                                                   | G              |
| CAM_YUV5 | U23     | Input   | Data bit 5       | GPIO_140                                                   | G              |
| CAM_YUV4 | U22     | Input   | Data bit 4       | GPIO_139                                                   | G              |
| CAM_YUV3 | U21     | Input   | Data bit 3       | GPIO_138                                                   | G              |
| CAM_YUV2 | T23     | Input   | Data bit 2       | GPIO_137                                                   | G              |
| CAM_YUV1 | T22     | Input   | Data bit 1       | GPIO_136                                                   | G              |
| CAM_YUV0 | T21     | Input   | Data bit 0       | GPIO_135                                                   | G              |
| CAM_VS   | W22     | Input   | Vertical sync.   | GPIO_133                                                   | Н              |
| CAM_HS   | V21     | Input   | Horizontal sync. | GPIO_134                                                   | G              |
| CAM_CLKI | Y23     | Input   | Clock input      | GPIO_132                                                   | Н              |
| CAM_CLKO | W23     | Output  | Clock output     | GPIO_131                                                   | G              |

### 1.2.32 ITU-R BT.656 interface signals (VDD33)

| Pin Name   | Pin No. | IO Type | Function         | Alternate Pin Function              | Buffer |
|------------|---------|---------|------------------|-------------------------------------|--------|
|            |         |         |                  | (Italic notation is a default pin.) | Type   |
| NTSC_DATA7 | U18     | Output  | Data bit 7       | GPIO_130                            | Н      |
| NTSC_DATA6 | U20     | Output  | Data bit 6       | GPI0_129                            | Н      |
| NTSC_DATA5 | T18     | Output  | Data bit 5       | GPIO_128                            | G      |
| NTSC_DATA4 | T20     | Output  | Data bit 4       | GPI0_127                            | G      |
| NTSC_DATA3 | R18     | Output  | Data bit 3       | GPIO_126                            | G      |
| NTSC_DATA2 | R20     | Output  | Data bit 2       | GPIO_125                            | G      |
| NTSC_DATA1 | P18     | Output  | Data bit 1       | GPI0_124                            | G      |
| NTSC_DATA0 | P20     | Output  | Data bit 0       | GPIO_123                            | G      |
| NTSC_CLK   | V20     | Input   | NTSC clock input | GPI0_122                            | G      |

### 1.2.33 Trace port interface signals (VDD33)

| Pin Name    | Pin No. | IO Type | Function           | Alternate Pin Function              | Buffer |  |
|-------------|---------|---------|--------------------|-------------------------------------|--------|--|
|             |         |         |                    | (Italic notation is a default pin.) | Type   |  |
| TP33_DATA15 | D14     | Output  | Trace data bit 15  | LCD3_B7, YUV3_D15                   | G      |  |
| TP33_DATA14 | C14     | Output  | Trace data bit 14  | LCD3_B6, YUV3_D14                   | G      |  |
| TP33_DATA13 | B14     | Output  | Trace data bit 13  | LCD3_B5, YUV3_D13                   | G      |  |
| TP33_DATA12 | D15     | Output  | Trace data bit 12  | LCD3_B4, YUV3_D12                   | G      |  |
| TP33_DATA11 | C15     | Output  | Trace data bit 11  | LCD3_B3, YUV3_D11                   | G      |  |
| TP33_DATA10 | B15     | Output  | Trace data bit 10  | LCD3_B2, YUV3_D10                   | G      |  |
| TP33_DATA9  | A15     | Output  | Trace data bit 9   | LCD3_B1, YUV3_D9, GPIO_043          | G      |  |
| TP33_DATA8  | A16     | Output  | Trace data bit 8   | LCD3_B0, YUV3_D8, GPIO_042          | G      |  |
| TP33_DATA7  | D16     | Output  | Trace data bit 7   | LCD3_G7, YUV3_D7                    | G      |  |
| TP33_DATA6  | C16     | Output  | Trace data bit 6   | LCD3_G6, YUV3_D6                    | G      |  |
| TP33_DATA5  | B16     | Output  | Trace data bit 5   | LCD3_G5, YUV3_D5                    | G      |  |
| TP33_DATA4  | D17     | Output  | Trace data bit 4   | LCD3_G4, YUV3_D4                    | G      |  |
| TP33_DATA3  | C17     | Output  | Trace data bit 3   | LCD3_G3, YUV3_D3                    | G      |  |
| TP33_DATA2  | B17     | Output  | Trace data bit 2   | LCD3_G2, YUV3_D2                    | G      |  |
| TP33_DATA1  | A17     | Output  | Trace data bit 1   | LCD3_G1, YUV3_D1, GPIO_041          | G      |  |
| TP33_DATA0  | A18     | Output  | Trace data bit 0   | LCD3_G0, YUV3_D0, GPIO_040          | G      |  |
| TP33_CLK    | C18     | Output  | Trace clock output | LCD3_R6, GPIO_038                   | G      |  |
| TP33_CTRL   | D18     | Output  | Trace control      | LCD3_R7, GPIO_039                   | G      |  |

#### 1.2.34 Power supply pins

| Pin Name   | Pin No.                                                                                                                                                                                               | Function                                        |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|
| AVDD       | A4, B4                                                                                                                                                                                                | PLL power supply                                |
| AGND       | C4, D5                                                                                                                                                                                                | PLL GND                                         |
| DDR_VDDIO  | F6, H6, K7, N7, R6, T6                                                                                                                                                                                | DDR IO power supply                             |
| DDR_GND    | F3, J3, M3, N2, V3                                                                                                                                                                                    | DDR GND                                         |
| DDR_VREFH  | V4                                                                                                                                                                                                    | DDR standard reference current generation       |
| DDR_VREFL  | F4                                                                                                                                                                                                    | DDR standard reference current generation       |
| USB_AVDD1  | AB11                                                                                                                                                                                                  | Power supply for regulators inside USB PHY 1    |
| USB_AVDD2  | AC6                                                                                                                                                                                                   | Power supply for regulators inside USB PHY 2    |
| USB_VD3311 | AB14                                                                                                                                                                                                  | Power supply for USB PHY 1 DP/DM terminals      |
| USB_VD3312 | AB8                                                                                                                                                                                                   | Power supply for USBPHY 2 DP/DM terminals       |
| USB_GND11  | AA11                                                                                                                                                                                                  | USB PHY 1 IO GND                                |
| USB_GND12  | AC8                                                                                                                                                                                                   | USB PHY 2 IO GND                                |
| USB_GND21  | AC14                                                                                                                                                                                                  | USB PHY 1 IO GND                                |
| USB_GND22  | AC10                                                                                                                                                                                                  | USB PHY 2 IO GND                                |
| USB_AVSS1  | AB12                                                                                                                                                                                                  | USB PHY 1 regulators GND                        |
| USB_AVSS2  | AB6                                                                                                                                                                                                   | USB PHY 2 regulators GND                        |
| USB_PVSS1  | AC12                                                                                                                                                                                                  | USB PHY 1 PLL GND                               |
| USB_PVSS2  | AB7                                                                                                                                                                                                   | USB PHY 2 PLL GND                               |
| USB_RREF1  | AC11                                                                                                                                                                                                  | USB PHY 1 standard reference current generation |
| USB_RREF2  | AC7                                                                                                                                                                                                   | USB PHY 2 standard reference current generation |
| VDD33D     | A3                                                                                                                                                                                                    | Anti-fuse power supply (3.3 V)                  |
| VDD33      | F7, G15, H17, K17, R17, U14, U15                                                                                                                                                                      | 3.3 V IO power supply                           |
| VDD33M     | G12, V7                                                                                                                                                                                               | 1.8V/3.3 V IO power supply Note                 |
| VDD18      | B13, F15, G8, N17, U17, V6, V11                                                                                                                                                                       | 1.8 V IO power supply                           |
| VDD11      | F9, F10, G6, G13, G16, J7, J17, K18, P6, P17, T17, U6, U13, V14                                                                                                                                       | Core power supply                               |
| GND        | A1,A2, A6, A7, A10, A14, A22, A23, B1, B2, B5, B23, C7, C8, D8, D9, G7, G9, G10, G14, G17, H7, H8, M7, P7, P21, R7, R21, T7, U7, U11, U12, U16, Y22, AB1, AB2, AB15, AB23, AC1, AC2, AC17, AC22, AC23 | GND                                             |

**Note** One of 1.8V and 3.3V can be chosen and used. It's chosen by setting the voltage supplied to VDD33M to 1.8V or 3.3V.

#### 1.3 Pin I/O Circuits

This section shows the types of I/O circuits used in EM/EV. The correspondence between circuits and pins is shown in the table below.

| Buffer type | VDD    | 0/1 | Low noise | Output condition<br>(When stand by) | Normal/Schmitt<br>switch | PU/PD switch<br>(PU50K/PD50K/n<br>one) | IOLH switch<br>(4/6/8/12mA) | Description                                                               |
|-------------|--------|-----|-----------|-------------------------------------|--------------------------|----------------------------------------|-----------------------------|---------------------------------------------------------------------------|
| А           | VDD18  | Ю   | √         | Z                                   | V                        | V                                      | V                           | It's through at the time of Standby (without input masks).                |
| В           | VDD18  | Ю   |           | PU                                  | $\checkmark$             | $\checkmark$                           | √                           |                                                                           |
| С           | VDD18  | Ю   |           | PD                                  | √                        | √                                      | √                           |                                                                           |
| D           | VDD18  | Ю   |           | Z                                   | √                        | √                                      | √                           |                                                                           |
| Е           | VDD18  | Ю   |           | L                                   | √                        | √                                      | √                           |                                                                           |
| F           | VDD33M | Ю   |           | PU                                  | √                        | √                                      | √                           |                                                                           |
| G           | VDD33  | Ю   |           | PD                                  | √                        | √                                      | √                           |                                                                           |
| Н           | VDD33M | Ю   |           | Z                                   | $\checkmark$             | $\checkmark$                           | √                           |                                                                           |
| J           | VDD33M | Ю   | $\sqrt{}$ | PD                                  | √                        | √                                      | √                           |                                                                           |
| K           | VDD33M | Ю   | $\sqrt{}$ | Z                                   | √                        | √                                      | √                           |                                                                           |
| L           | VDD33M | Ю   |           | PD                                  | √                        | √                                      | √                           |                                                                           |
| М           | VDD18  | I   |           | -                                   |                          |                                        |                             | Without for Standy signals (PONDET), Schmitt input and the PU/PD function |
| N           | VDD18  | I   |           | PD                                  |                          |                                        |                             | Anytime pull-down                                                         |
| 0           | VDD18  | Į   |           | PD                                  |                          |                                        |                             | Anytime pull-down                                                         |
| Р           | VDD18  | I   |           |                                     |                          |                                        |                             | Oscillator                                                                |

| Buffer type | VDD       | ο/I | CMOS/AMP switch | Termination | Impedance    | Description              |
|-------------|-----------|-----|-----------------|-------------|--------------|--------------------------|
| Q           | DDR_VDDIO | Ю   |                 | $\sqrt{}$   | $\checkmark$ | Address, control signals |
| R           | DDR_VDDIO | Ю   |                 | √           | √            | Clock                    |
| S           | DDR_VDDIO | Ю   | √               | √           | √            | DQ, DM                   |
| Т           | DDR_VDDIO | Ю   | √               | √           | √            | DQS                      |
| U           | DDR_VDDIO | I   |                 |             |              | Clock reset (standby)    |

# 2. ELECTRICAL SPECIFICATIONS

# 2.1 Absolute Maximum Ratings

| Parameter            | Symbol             | Function                                     | Rating               | Unit |
|----------------------|--------------------|----------------------------------------------|----------------------|------|
| Power supply voltage | VDD11              | Core power supply                            | -0.45 to +1.8        | V    |
|                      | AVDD               | PLL power supply                             | -0.45 to +1.8        | V    |
|                      | VDD18              | 1.8 V IO power supply                        | −0.5 to +2.5         | V    |
|                      | VDD33              | 3.3 V IO power supply                        | −0.5 to +4.6         | V    |
|                      | VDD33M             | 1.8V/3.3 V IO power supply Note              | −0.5 to +4.6         | V    |
|                      | VDD33D             | Anti-fuse power supply                       | −0.5 to +4.6         | V    |
|                      | USB_AVDD1          | Power supply for regulators inside USB PHY 1 | -0.5 to +4.6         | V    |
|                      | USB_AVDD2          | Power supply for regulators inside USB PHY 2 | -0.5 to +4.6         | V    |
|                      | USB_VDD3311        | Power supply for USB PHY 1 DP/DM terminals   | -0.5 to +4.6         | V    |
|                      | USB_VDD3312        | Power supply for USBPHY 2 DP/DM terminals    | -0.5 to +4.6         | V    |
|                      | DDR_VDDIO          | DDR IO power supply                          | −0.5 to +2.5         | V    |
| Input voltage        | V <sub>I_18</sub>  | 1.8 V IO power supply                        | -0.5 to VDD18 + 0.5  | V    |
|                      | V <sub>I_33</sub>  | 3.3 V IO power supply                        | -0.5 to VDD33 + 0.5  | V    |
|                      | V <sub>I_33M</sub> | 1.8V/3.3 V IO power supply Note              | -0.5 to VDD33M + 0.5 | V    |
| Output voltage       | V <sub>O_18</sub>  | 1.8 V IO power supply                        | -0.5 to VDD18 + 0.5  | V    |
|                      | V <sub>O_33</sub>  | 3.3 V IO power supply                        | -0.5 to VDD33 + 0.5  | V    |
|                      | V <sub>O_33M</sub> | 1.8V/3.3 V IO power supply Note              | -0.5 to VDD33M + 0.5 | V    |
| Storage temperature  | T <sub>stg</sub>   | -                                            | -65 to +125          | °C   |

Caution Product quality may suffer if the absolute maximum rating is exceeded even momentarily for any parameter. That is, the absolute maximum ratings are rated values at which the product is on the verge of suffering physical damage, and therefore the product must be used under conditions that ensure that the absolute maximum ratings are not exceeded.

**Note** One of 1.8V and 3.3V can be chosen and used. It's chosen by setting the voltage supplied to VDD33M to 1.8V or 3.3V.

# 2.2 Recommended Operating Conditions

| Parameter                     | Symbol      | Conditions              | MIN. | TYP. | MAX. | Unit |
|-------------------------------|-------------|-------------------------|------|------|------|------|
| Power supply voltage          | VDD11       | Normal operation        | 1.10 | 1.15 | 1.20 | V    |
|                               |             | Power saving mode Note1 | 0.75 | _    | _    | V    |
|                               | AVDD        | _                       | 1.10 | 1.15 | 1.20 | V    |
|                               | VDD18       | _                       | 1.65 | 1.80 | 1.95 | V    |
|                               | VDD33       | _                       | 3.0  | 3.3  | 3.6  | V    |
|                               | VDD33M      | 1.8V supply             | 1.65 | 1.80 | 1.95 | V    |
|                               |             | 3.3V supply             | 3.0  | 3.3  | 3.6  | V    |
|                               | VDD33D      | _                       | 3.0  | 3.3  | 3.6  | V    |
|                               | USB_AVDD1   | Note2                   | 3.0  | 3.3  | 3.6  | V    |
|                               | USB_AVDD2   | Note2                   | 3.0  | 3.3  | 3.6  | V    |
|                               | USB_VDD3311 | Note2                   | 3.0  | 3.3  | 3.6  | V    |
|                               | USB_VDD3312 | Note2                   | 3.0  | 3.3  | 3.6  | V    |
|                               | DDR_VDDIO   | Note3                   | 1.7  | 1.8  | 1.9  | V    |
| OSC oscillation voltage Note4 | VOSC        | _                       | 1.65 | _    | _    | V    |
| Operating ambient temperature | TA          | _                       | -10  |      | +70  | °C   |

**Notes** 1. The voltage which can guarantee a data-hold of an SRAM at the time of a power-saving mode.

- 2. Refer to USB Specification Revision 2.0 about DC characteristics of USB port I/F.
  - 3. Refer to JEDEC standards about DC characteristics of DDR2 I/F.
- . **4.**The voltage which can guarantee continuation after oscillation starting after turning on the power and oscillation starting.

# 2.3 Capacitance

(TA = +25°C, f = 1 MHz, unmeasured pins returned to 0 V)

| Parameter          | Symbol | Buffer type  | MIN. | TYP. | MAX. | Unit |
|--------------------|--------|--------------|------|------|------|------|
| Input capacitance  | Cı     | 1.8 V IO     | 1    | _    | 5    | pF   |
|                    |        | 3.3 V IO     | 2    | _    | 6    | pF   |
|                    |        | 1.8V/3.3V IO | 2    |      | 6    | pF   |
| Output capacitance | Со     | 1.8 V        | 1    | _    | 5    | pF   |
|                    |        | 2.8 V        | 2    | _    | 6    | pF   |
|                    |        | 1.8V/3.3V IO | 2    |      | 6    | pF   |
| I/O capacitance    | Сю     | 1.8 V        | 1    | _    | 5    | pF   |
|                    |        | 2.8 V        | 2    | _    | 6    | pF   |
|                    |        | 1.8V/3.3V IO | 2    |      | 6    | pF   |

<sup>※</sup>DDR terminal is non-applicable.

#### 2.4 DC Characteristics

#### 2.4.1 VDD18

(Unless it's designated in particular by the item after this, it'll be the standard under 2.2 recommendation operating condition.)

| Parameter                   | Symbol           | Conditions                                   |                         | MIN.                        | TYP. | MAX.                        | Unit |
|-----------------------------|------------------|----------------------------------------------|-------------------------|-----------------------------|------|-----------------------------|------|
| Output voltage, high        | Vон              | No DC load                                   | Note 1                  | V <sub>DD18</sub> – 0.1     | _    | _                           | V    |
| Output voltage, low         | Vol              | No DC load                                   | Note 1                  | _                           | _    | 0.1                         | V    |
| Input voltage, high         | VIH              | CMOS input                                   |                         | 0.65 ×<br>V <sub>DD18</sub> | _    | V <sub>DD18</sub> + 0.3     | V    |
| Input voltage, low          | VIL              | CMOS input                                   |                         | -0.3                        | _    | 0.35 ×<br>V <sub>DD18</sub> | V    |
| Output current, high        | <b>І</b> он1     | V <sub>OH</sub> =V <sub>DD18</sub><br>-0.45V | 4 mA setting            | 3.2                         | _    | _                           | mA   |
|                             | 10н2             | Note 2                                       | 6 mA setting            | 4.8                         | _    | _                           | mA   |
|                             | <b>І</b> онз     |                                              | 8 mA setting            | 6.3                         | _    | _                           | mA   |
|                             | <b>І</b> он4     |                                              | 12 mA<br>setting Note 3 | 7.7                         | _    | _                           | mA   |
| Output current, low         |                  | V <sub>OL</sub> =0.45V<br>Note 2             | 4 mA setting            | 3.2                         | _    | _                           | mA   |
|                             | l <sub>OL2</sub> |                                              | 6 mA setting            | 4.8                         | _    | _                           | mA   |
|                             | <b>І</b> оьз     |                                              | 8 mA setting            | 6.3                         | _    | _                           | mA   |
|                             | lo <sub>L4</sub> |                                              | 12 mA<br>setting Note 3 | 7.7                         | _    | _                           | mA   |
| Hysteresis voltage          | Vн               | Schmitt inpu                                 | t                       | 0.1 × V <sub>DD18</sub>     | _    | 0.4 × V <sub>DD18</sub>     | V    |
| Negative trigger voltage    | Vn               | Schmitt inpu                                 | t                       | 0.3 × V <sub>DD18</sub>     | _    | 0.6 × V <sub>DD18</sub>     | V    |
| Positive trigger voltage    | VP               | Schmitt inpu                                 | t                       | 0.4 × V <sub>DD18</sub>     | _    | 0.7 × V <sub>DD18</sub>     | V    |
| Input leakage current, high | Іін              | $V_1 = V_{DD18}$                             |                         | _                           | _    | 10                          | μΑ   |
| Input leakage current, low  | lш               | V <sub>I</sub> = GND                         |                         | _                           | _    | 10                          | μΑ   |
| Pull-up resistance          | R <sub>PU</sub>  | _                                            |                         | 37                          | 50   | 80                          | kΩ   |
| Pull-down resistance        | R <sub>PD</sub>  | _                                            |                         | 37                          | 50   | 80                          | kΩ   |

Notes

- 1. The parameters VoH and VoL here are the values guaranteed when there is no load when applying the DC current
- 2. The parameters VoH and VoL here define the output current.
- **3.** This is the value set to the I/O buffer output current drive switch register. It's established at CHG\_DRIVE0-5 register of a CHG module.

#### 2.4.2 VDD33

| Parameter                   | Symbol            | Con                                                                      | ditions           | MIN.                        | TYP. | MAX.                        | Unit |
|-----------------------------|-------------------|--------------------------------------------------------------------------|-------------------|-----------------------------|------|-----------------------------|------|
| Output voltage, high        | Vон               | No DC load Note                                                          | No DC load Note 1 |                             | _    | _                           | V    |
| Output voltage, low         | Vol               | No DC load Note                                                          | 1                 | _                           | _    | 0.1                         | V    |
| Input voltage, high         | VIH               | CMOS input                                                               |                   | 2.0                         | _    | V <sub>DD33</sub> + 0.3     | V    |
| Input voltage, low          | VIL               | CMOS input                                                               |                   | -0.3                        | _    | 0.8                         | V    |
| Output current, high        | <b>І</b> он1      | $V_{\text{OH}} = V_{\text{DD33(min)}}$ $-0.6 \text{ V }^{\text{Note 2}}$ | 4 mA setting      | 4                           | _    | _                           | mA   |
|                             | 1он2              |                                                                          | 6 mA setting      | 6                           | _    | _                           | mA   |
|                             | Іонз              |                                                                          | 8 mA setting      | 7.8                         | _    | _                           | mA   |
|                             | <b>І</b> он4      |                                                                          | 12 mA setting     | 9.5                         | _    | _                           | mA   |
| Output current, low         | lo <sub>L1</sub>  | Vol = 0.4 V<br>Note 2                                                    | 4 mA setting      | 4                           | _    | _                           | mA   |
|                             | lol2              |                                                                          | 6 mA setting      | 6                           | _    | _                           | mA   |
|                             | Іогз              |                                                                          | 8 mA setting      | 7.8                         | _    | _                           | mA   |
|                             | lo <sub>L</sub> 4 |                                                                          | 12 mA setting     | 9.5                         | _    | _                           | mA   |
| Hysteresis voltage          | Vн                | Schmitt input                                                            |                   | 0.11 × V <sub>DD33</sub>    | _    | 0.41 ×<br>V <sub>DD33</sub> | V    |
| Negative trigger voltage    | Vn                | Schmitt input                                                            |                   | 0.17 ×<br>V <sub>DD33</sub> | _    | 0.38 ×<br>V <sub>DD33</sub> | V    |
| Positive trigger voltage    | VP                | Schmitt input                                                            |                   | 0.54 ×<br>V <sub>DD33</sub> | _    | 0.65 ×<br>V <sub>DD33</sub> | V    |
| Input leakage current, high | Іс_н              | VI = VDD33                                                               |                   | _                           | _    | 10                          | μΑ   |
| Input leakage current, low  | l <sub>L_L</sub>  | Vı = GND                                                                 |                   | _                           |      | 10                          | μΑ   |
| Pull-up resistance          | Rpu               | 50 kΩ resistor                                                           |                   | 37                          | 50   | 80                          | kΩ   |
| Pull-down resistance        | R <sub>PD</sub>   | 50 kΩ resistor                                                           |                   | 37                          | 50   | 80                          | kΩ   |

- Notes 1. The parameters VoH and VoL here are the values guaranteed when there is no load when applying the DC current.
  - 2. The parameters VoH and VoL here define the output current.
  - 3. This is the value set to the output current drive switch register. It's established at CHG\_DRIVE0-5 register of a CHG module.

# 2.4.3 VDD33M (1.8V supply)

The power-supply voltage when supplying VDD33M with 1.8V, is shown with VDD18M.

| Parameter                            | Symbol           | Cond                           | litions                 | MIN.                         | TYP. | MAX.                                                   | Unit |
|--------------------------------------|------------------|--------------------------------|-------------------------|------------------------------|------|--------------------------------------------------------|------|
| Output voltage, high                 | Vон              | No DC load Note                | No DC load Note 1       |                              | _    | _                                                      | V    |
| Output voltage, low                  | Vol              | No DC load Note                | 1                       | _                            | _    | 0.1                                                    | V    |
| Input voltage, high                  | V <sub>IH</sub>  | CMOS input                     |                         | 0.65 ×<br>V <sub>DD18M</sub> | _    | V <sub>DD18M</sub> + 0.3                               | V    |
| Input voltage, low                   | VıL              | CMOS input                     |                         | -0.3                         | _    | 0.35 ×<br>V <sub>DD18M</sub>                           | V    |
| Output current, high                 | <b>І</b> он1     | VoH = VDD18M -<br>0.6 V Note 2 | 4 mA setting            | 2.2                          | _    | _                                                      | mA   |
|                                      | 1он2             |                                | 6 mA setting            | 3.3                          | _    | _                                                      | mA   |
|                                      | Іонз             |                                | 8 mA setting            | 4.3                          | _    | _                                                      | mA   |
|                                      | <b>І</b> он4     |                                | 12 mA<br>setting Note 3 | 5.4                          | _    | _                                                      | mA   |
| Output current, low I <sub>OL1</sub> | l <sub>OL1</sub> | Vol = 0.4 V<br>Note 2          | 4 mA setting            | 2.8                          | _    | _                                                      | mA   |
|                                      | l <sub>OL2</sub> |                                | 6 mA setting            | 4.1                          | _    | _                                                      | mA   |
|                                      | <b>І</b> оьз     |                                | 8 mA setting            | 5.4                          | _    | _                                                      | mA   |
|                                      | lo <sub>L4</sub> |                                | 12 mA<br>setting Note 3 | 6.7                          | _    | _                                                      | mA   |
| Hysteresis voltage                   | Vн               | Schmitt input                  |                         | 0.1 ×<br>V <sub>DD18M</sub>  | _    | 0.4 ×<br>V <sub>DD18M</sub>                            | V    |
| Negative trigger voltage             | Vn               | Schmitt input                  |                         | 0.2 ×<br>V <sub>DD18M</sub>  | _    | 0.6 ×<br>V <sub>DD18M</sub>                            | V    |
| Positive trigger voltage             | V <sub>P</sub>   | Schmitt input                  |                         | 0.4 ×<br>V <sub>DD18M</sub>  | _    | $\begin{array}{c} 0.7 \times \\ V_{DD18M} \end{array}$ | V    |
| Input leakage current, high          | Іс_н             | Vi = Vdd18M                    |                         | _                            | _    | 10                                                     | μА   |
| Input leakage current, low           | I <sub>L_L</sub> | $V_i = GND$                    |                         | _                            | _    | 10                                                     | μА   |
| Pull-up resistance                   | Rpu              | 50 kΩ resistor                 |                         | 37                           | 50   | 80                                                     | kΩ   |
| Pull-down resistance                 | R <sub>PD</sub>  | 50 kΩ resistor                 |                         | 37                           | 50   | 80                                                     | kΩ   |

#### Notes

- **1.** The parameters V<sub>OH</sub> and V<sub>OL</sub> here are the values guaranteed when there is no load when applying the DC current.
- 2. The parameters Voh and Vol here define the output current.
- **3.** This is the value set to the output current drive switch register. It's established at CHG\_DRIVE0-5 register of a CHG module.

#### 2.4.4 VDD33M (3.3V supply)

| Parameter                   | Symbol           | Con                                                      | ditions       | MIN.                         | TYP. | MAX.                         | Unit |
|-----------------------------|------------------|----------------------------------------------------------|---------------|------------------------------|------|------------------------------|------|
| Output voltage,<br>high     | Vон              | No DC load Note                                          | ÷1            | V <sub>DD33M</sub> – 0.1     | _    | _                            | V    |
| Output voltage, low         | Vol              | No DC load Note                                          | 1             | _                            | _    | 0.1                          | V    |
| Input voltage, high         | V <sub>IH</sub>  | CMOS input                                               |               | 2.0                          | _    | V <sub>DD33M</sub> + 0.5     | V    |
| Input voltage, low          | Vıl              | CMOS input                                               |               | -0.3                         | _    | 0.8                          | V    |
| Output current, high        | <b>І</b> он1     | V <sub>OH</sub> = V <sub>DD33M(min)</sub> - 0.6 V Note 2 | 4 mA setting  | 4                            | _    | _                            | mA   |
|                             | 1он2             | 0.6 V 1002                                               | 6 mA setting  | 6                            | _    | _                            | mA   |
|                             | Іонз             |                                                          | 8 mA setting  | 7.8                          | _    |                              | mA   |
|                             | 1он4             |                                                          | 12 mA setting | 9.5                          | _    | _                            | mA   |
| Output current, low         | lo <sub>L1</sub> | V <sub>OL</sub> = 0.4 V<br>Note 2                        | 4 mA setting  | 4                            | _    | -                            | mA   |
|                             | l <sub>OL2</sub> |                                                          | 6 mA setting  | 6                            | _    | _                            | mA   |
|                             | <b>І</b> оьз     |                                                          | 8 mA setting  | 7.8                          | _    | _                            | mA   |
|                             | lo <sub>L4</sub> |                                                          | 12 mA setting | 9.5                          | _    | -                            | mA   |
| Hysteresis voltage          | Vн               | Schmitt input                                            | '             | 0.11 ×<br>V <sub>DD33M</sub> | _    | 0.41 ×<br>V <sub>DD33M</sub> | V    |
| Negative trigger voltage    | Vn               | Schmitt input                                            |               | 0.17 ×<br>V <sub>DD33M</sub> | _    | 0.38 ×<br>V <sub>DD33M</sub> | V    |
| Positive trigger voltage    | VP               | Schmitt input                                            |               | 0.54 ×<br>V <sub>DD33M</sub> | _    | 0.65 ×<br>V <sub>DD33M</sub> | V    |
| Input leakage current, high | Іс_н             | VI = VDD33M                                              |               | _                            | _    | 10                           | μА   |
| Input leakage current, low  | اديد             | Vı = GND                                                 |               | _                            | _    | 10                           | μΑ   |
| Pull-up resistance          | Rpu              | 50 kΩ resistor                                           |               | 37                           | 50   | 80                           | kΩ   |
| Pull-down resistance        | R <sub>PD</sub>  | 50 kΩ resistor                                           |               | 37                           | 50   | 80                           | kΩ   |

- Notes 1. The parameters VoH and VoL here are the values guaranteed when there is no load when applying the DC current.
  - 2. The parameters Voh and Vol here define the output current.
  - 3. This is the value set to the output current drive switch register. It's established at CHG\_DRIVE0-5 register of a CHG module.

# 2.4.5 Standby state current

 $(T_A = 25^{\circ}C)$ 

| Parameter       | Symbol               | Conditions                                          | MIN. | TYP. | MAX. | Unit |
|-----------------|----------------------|-----------------------------------------------------|------|------|------|------|
| Standby current | IDD_PA               | Logic power supply PA, f = 0 Hz,                    | _    | 0.6  | _    | μΑ   |
|                 |                      | $V_{DD11} = 0.75 \text{ V}$                         |      |      |      |      |
|                 | IDD_IO18             | IO power supply f = 0 Hz, V <sub>IO18</sub> = 1.8 V | _    | 5    | _    | μΑ   |
|                 | I <sub>DD_IO33</sub> | IO power supply f = 0 Hz, V <sub>103</sub> = 3.3 V  | _    | 5    | _    | μΑ   |
|                 | IDD_IO33M            | IO power supply f = 0 Hz, V <sub>IO3</sub> = 3.3 V  | _    | 5    | _    | μΑ   |

# 2.5 AC Characteristics

# 2.5.1 AC test I/O measurement points

Figure 2-1. AC Test I/O Measurement Points





**Remark** Excluding the OSC pin. Unless specified otherwise, the load of C<sub>L</sub> is assumed to be 15 pF.

Unless it's designated in particular by the item after this, it'll be the standard under 2.2 recommendation operating condition

#### 2.5.2 System control

#### (1) Clock (input timing requirements)

| Parameter                     | Symbol               | Conditions | MIN. | TYP.   | MAX. | Unit |
|-------------------------------|----------------------|------------|------|--------|------|------|
| C32K frequency                | f <sub>clkC32K</sub> | _          | _    | 32.768 | _    | kHz  |
| C32K rise/fall time           | t <sub>rfC32K</sub>  | 0 to 90%   | _    | _      | 1    | μs   |
| 32 kHz input clock duty ratio | dutyC32K             | _          | 30   | _      | 70   | %    |
| 32 kHz input clock jitter     | ljitterC32K          | _          | -20  | _      | 20   | ns   |

Figure 2-2. Clock Timing



# (2) PLL

PLL1 lock up time :  $200 \,\mu$  s max PLL2 lock up time :  $2000 \,\mu$  s max PLL3 lock up time :  $800 \,\mu$  s max PLL4 lock up time :  $2000 \,\mu$  s max

#### (3) OSC

| Parameter                       | Symbol | Cond                                           | ditions     | MIN. | TYP. | MAX. | Unit |
|---------------------------------|--------|------------------------------------------------|-------------|------|------|------|------|
| OSC oscillation frequency range | (OS    | Internal oscillator<br>Note3<br>(OSCx_XT1, OSC |             | 1    | _    | 27   | MHz  |
|                                 |        | AMP ability                                    | C1=1 / C0=1 | 20   | _    | 27   | MHz  |
|                                 |        | setting Note4                                  | C1=1 / C0=0 | 10   | _    | 20   | MHz  |
|                                 |        |                                                | C1=0 / C0=1 | 4    | _    | 10   | MHz  |
|                                 |        |                                                | C1=0 / C0=0 | 1    | _    | 4    | MHz  |

OSC lock up time : 2000  $\mu$  s max  $^{\rm Note5}$ 

#### **Notes** 1. x=1 or 2

**2.** Use by 10-27MHz is recommended. If you have any question (When using by 1-10MHz), please contact us through

"http://japan.renesas.com/contact/contact\_tech.html " (Japanese) or

"http://america2.renesas.com/support/index.html " (English).

3. It's subject to the next restrictions.

Oscillation frequency  $\leq$  20MHz : Capacitance is 8pF. Oscillation frequency > 20MHz : Capacitance is 7pF.



- **4.** It's possible to choose a correspondence frequency by changing the AMP ability. Setting is a OSC\_CX register of a SMU module.
- 5. For lock up time to change by quartz crystal units, estimate by actual environment.

Figure 2-3. Recommended Oscillator



- Cautions 1. Keep the wiring length between the oscillator and the OSCx\_XT1 and OSCx\_XT2 pins as short as possible.
  - 2. Do not cross the wiring with the other signal lines in the area enclosed by the broken lines.
  - 3. Thoroughly evaluate matching of the resonator.

#### (3) Reset

| Parameter               | Symbol                 | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------|------------------------|------------|------|------|------|------|
| SRESETB low-level width | t <sub>A_SRESETB</sub> | _          | 6    | _    | _    | ms   |

Figure 2-4. Reset Timing



# 2.5.3 Asynchronous bus (AB) interface

(VDD33= $3.3\pm0.3$  V, input pin : Normal , Drive=8mA )

| Parameter                                                       | Symbol           | Conditions                | MIN.                                                                           | MAX.                                                                           | Unit | Note          |
|-----------------------------------------------------------------|------------------|---------------------------|--------------------------------------------------------------------------------|--------------------------------------------------------------------------------|------|---------------|
| AB_CSB[3:0] fall to AB_ADV fall                                 | t <sub>200</sub> | _                         | CS_ADV×Tf-5                                                                    | CS_ADV×Tf+5                                                                    | ns   |               |
| AB_CSB[3:0]<br>active width (at<br>read)                        | t <sub>201</sub> | _                         | (CS_ADV+ADV_WIDTH+<br>1+T0+T1+RDT+1+T2) ×<br>Tf-5                              | (CS_ADV+ADV_WIDTH<br>+1+T0+T1+RDT+1+T2)<br>xTf+5                               | ns   | 1, 2,<br>4, 5 |
| AB_CSB[3:0] fall to AB_ADV rise                                 | t <sub>202</sub> | _                         | (CS_ADV+ADV_WIDTH+<br>1)×Tf-5                                                  | (CS_ADV+ADV_WIDTH<br>+1)×Tf+5                                                  | ns   |               |
| AB_ADV active width                                             | t <sub>203</sub> | AB_ADV=Low                | (ADV_WIDTH+1)×Tf-5                                                             | (ADV_WIDTH+1)×Tf+5                                                             | ns   |               |
| Lower ADD hold time                                             | t <sub>204</sub> | _                         | See Note6                                                                      | See Note6                                                                      | ns   | 1, 6          |
| (at AD-Mux read)                                                |                  |                           |                                                                                |                                                                                |      |               |
| AB_ADV rise to<br>AB_RDB fall                                   | t <sub>205</sub> | Falling edge<br>of AB_RDB | T0×Tf-5                                                                        | T0×Tf+5                                                                        | ns   | 1             |
| AB_RDB active width                                             | t <sub>206</sub> | AB_RDB=Low                | (T1+RDT+1)×Tf-5                                                                | (T1+RDT+1)×Tf+5                                                                | ns   | 4, 5          |
| AB_RDB rise to<br>AB_CSB[3:0] rise                              | t <sub>207</sub> | Rising edge of<br>AB_RDB  | T2×Tf-5                                                                        | T2×Tf+5                                                                        | ns   | 4, 5          |
| AB_CSB[3:0]<br>assert interval<br>time (at read)                | t <sub>208</sub> | _                         | (CSint+1)×Tf-5                                                                 | _                                                                              | ns   | 4, 5          |
| Read data setup time                                            | t <sub>209</sub> | Rising edge of<br>AB_RDB  | (RDT+1)×Tf + 8                                                                 | _                                                                              | ns   | 4, 5          |
| Read data hold time                                             | t <sub>210</sub> | Rising edge of<br>AB_RDB  | 0                                                                              | _                                                                              | ns   |               |
| Address<br>determination to<br>AB_RDB fall                      | t <sub>211</sub> | Falling edge<br>of AB_RDB | (CS_ADV+ADV_WIDTH+<br>1+T0)×Tf-5                                               | (CS_ADV+ADV_WIDTH<br>+1+T0)×Tf-5                                               | ns   | 1             |
| AB_CSB[3:0] fall to AB_RDB fall                                 | t <sub>212</sub> | Falling edge<br>of AB_RDB | (CS_ADV+ADV_WIDTH+<br>1+T0)×Tf-5                                               | (CS_ADV+ADV_WIDTH<br>+1+T0)×Tf+5                                               | ns   | 1             |
| AB_CSB[3:0] fall<br>to lower ADD<br>output delay (at<br>AD-MUX) | t <sub>213</sub> | _                         | -5                                                                             | 5                                                                              | ns   |               |
| AB_RDB rise to<br>ADD output<br>transition time                 | t <sub>214</sub> | _                         | (T2+CSint+1)×Tf-5                                                              | _                                                                              | ns   | 4, 5          |
| AB_CSB[3:0]<br>active width (at<br>write)                       | t <sub>220</sub> | _                         | (CLK_MODE=1 setting)<br>(CS_ADV+ADV_WIDTH+<br>1+T0_W+T1_W+0.5+T2_<br>W)×Tf - 5 | (CLK_MODE=1 setting)<br>(CS_ADV+ADV_WIDTH<br>+1+T0_W+T1_W+0.5+T<br>2_W)×Tf + 5 | ns   | 3, 7          |
|                                                                 |                  |                           | (CLK_MODE=0 setting)<br>(CS_ADV+ADV_WIDTH+<br>1+T0_W+T1_W+1+T2_W<br>)×Tf - 5   | (CLK_MODE=0 setting)<br>(CS_ADV+ADV_WIDTH<br>+1+T0_W+T1_W+1+T2<br>_W)×Tf+5     |      |               |

|                                                   |                  | T                         | T                                                  | T                                       | 11!( |            |  |
|---------------------------------------------------|------------------|---------------------------|----------------------------------------------------|-----------------------------------------|------|------------|--|
| Parameter                                         | Symbol           | Conditions                | MIN.                                               | MAX.                                    | Unit | Note       |  |
| AB_ADV rise to AB_WRB fall                        | t <sub>221</sub> | Falling edge of AB_WRB    | T0_W×Tf-5                                          | T0_W×Tf+5                               | ns   |            |  |
| AB_WRB active                                     | t <sub>222</sub> | AB_WRB=Lo                 | (CLK_MODE=1 setting)                               | (CLK_MODE=1 setting)                    | ns   | 3, 7       |  |
| width                                             |                  | W                         | (T1_W+0.5)×Tf - 5                                  | (T1_W+0.5)×Tf + 5                       |      |            |  |
|                                                   |                  |                           | (CLK_MODE=0 setting)<br>(T1_W+1)×Tf - 5            | (CLK_MODE=0 setting)<br>(T1_W+1)×Tf + 5 |      |            |  |
| AB_WRB rise to AB_CSB[3:0] rise                   | t <sub>223</sub> | Rising edge of<br>AB_WRB  | T2_W×Tf-5                                          | T2_W×Tf+5                               | ns   |            |  |
| AB_WRB rise to<br>AB_AD[15:0] Hi-<br>z transition | t <sub>224</sub> | Rising edge of AB_WRB     | T2_W×Tf-5                                          | T2_W×Tf+5                               | ns   |            |  |
| Address<br>determination to<br>AB_WRB fall        | t <sub>225</sub> | Falling edge<br>of AB_WRB | (CS_ADV+ADV_WIDTH+<br>1+T0_W)×Tf-5                 | (CS_ADV+ADV_WIDTH<br>+1+T0_W)×Tf+5      | ns   |            |  |
| AB_CSB[3:0] fall<br>to AB_WRB fall                | t <sub>226</sub> | Falling edge of AB_WRB    | (CS_ADV+ADV_WIDTH+<br>1+T0_W)×Tf-5                 | (CS_ADV+ADV_WIDTH<br>+1+T0_W)×Tf+5      | ns   |            |  |
| AB_CSB[3:0]<br>assert interval<br>time (at write) | t <sub>227</sub> | _                         | (CLK_MODE=1 setting)<br>(CSint+1+0.5)×Tf - 5       | _                                       | ns   | 4, 5,<br>7 |  |
|                                                   |                  |                           | (CLK_MODE=0 setting)<br>(CSint+1+1)×Tf - 5         |                                         |      |            |  |
| AB_WRB to Data output start time                  | t <sub>228</sub> | _                         | -5                                                 | 5                                       | ns   |            |  |
| (at AD non Mux)                                   |                  |                           |                                                    |                                         |      |            |  |
| AB_ADV rise to AB_AD[15:0] ADD-Data transition    | t <sub>229</sub> | _                         | T0_W×Tf-5                                          | T0_W×Tf+5                               | ns   | 8          |  |
| (at AD-Mux write)                                 |                  |                           |                                                    |                                         |      |            |  |
| AB_WRB rise to                                    | t <sub>230</sub> | _                         | (CLK_MODE=1 setting)                               | _                                       | ns   | 7          |  |
| ADD transition time                               |                  |                           | (T2_W+CSint+1+0.5)×Tf<br>- 5                       |                                         |      |            |  |
|                                                   |                  |                           | (CLK_MODE=0 setting)<br>(T2_W+CSint+1+1)×Tf –<br>5 |                                         |      |            |  |
| AB_WAIT rise to T1 section end                    | t <sub>240</sub> | _                         | (CLK_MODE=1 setting) 1×Tf+8                        | _                                       | ns   | 7,9        |  |
|                                                   |                  |                           | (CLK_MODE=0 setting) 2×Tf+8                        |                                         |      |            |  |
| AB_WAIT fall to<br>AB_RDB rise                    | t <sub>241</sub> | _                         | -                                                  | (CLK_MODE=1 setting)<br>(2+RDT+1)×Tf+12 | ns   | 7          |  |
|                                                   |                  |                           |                                                    | (CLK_MODE=0 setting) (3+RDT+1)×Tf+12    |      |            |  |

(3/3)

| Parameter                                       | Symbol           | Conditions | MIN.                        | MAX.                                                       | Unit | Note     |
|-------------------------------------------------|------------------|------------|-----------------------------|------------------------------------------------------------|------|----------|
| AB_WAIT rise to T1_W+1 section end              | t <sub>242</sub> | _          | (CLK_MODE=1 setting) 1×Tf+8 | _                                                          | ns   | 7,<br>10 |
| or (AB_WAIT rise<br>to T1_W+0.5<br>section end) |                  |            | (CLK_MODE=0 setting) 2×Tf+8 |                                                            |      |          |
| AB_WAIT fall to<br>AB_WRB rise                  | t <sub>243</sub> | -          | _                           | (CLK_MODE=1 setting) 2×Tf+12  (CLK_MODE=0 setting) 3×Tf+12 | ns   | 7        |

**Remark** Tf = AB0\_CLK 2clocks (CLK\_MODE=1 setting)

AB0\_CLK 1 clock (CLK\_MODE=0 setting)

AB0 CLK is HFB domain clock.

Refer to SMU User's manual (S20082EJ) for a setting method of AB0\_CLK frequency.

ex) In case of PLL2=500MHz, a frequency of AB0\_CLK can be set as 125MHz by the following setting.

DMSRC\_PLLSEL\_NRM = 4 (CKMODE\_PLLSEL register) HFBDOMAIN\_DIV\_NRA = 3 (NORMALA\_DIV register) MODE\_SEL = 1 (CLK\_MODE\_SEL register)

T0, T1, T2, CSInt: AB0\_CSxWAITCTRL setting value

T0\_W, T1\_W, T2\_W: AB0\_CSxWAITCTRL\_W setting value

RDT: AB0\_CSxREADCTRL setting value

CS\_ADV, ADV\_WIDTH: AB0\_CSxCONTROL setting value

x:0-5

- Note 1 Setting of T0 operates as setting of "1" in case of "0" at the time of AD-MUX.
  - 2 Setting of T1 operates as setting of "1" in case of "0".
  - 3 Setting of T1 W operates as setting of "1" in case of "0".
  - 4 It's necessary to make the total of the set value of RDT,T2,CSINT more than 1 at the time of CLK\_MODE=1 setting.
  - 5 It's necessary to make the total of the set value of RDT,T2,CSINT more than 2 at the time of CLK\_MODE=0 setting.
  - 6 t204 is in combination of AD OE bit (AB0\_CSxCONTROL) and CLK\_MODE, and 4 ways of timing can be established. (the following).

#### Lower ADD hold time (min)

| AD_OE=0 | -5          | -5            |  |  |  |  |
|---------|-------------|---------------|--|--|--|--|
| AD_OE=1 | (T0-1)×Tf-5 | (T0-0.5)×Tf-5 |  |  |  |  |

#### Lower ADD hold time (max)

|         | 2011 01 7122 11014 time (1114x) |               |  |  |  |  |  |
|---------|---------------------------------|---------------|--|--|--|--|--|
|         | CLK_MODE=0                      | CLK_MODE=1    |  |  |  |  |  |
| AD_OE=0 | 5                               | 5             |  |  |  |  |  |
| AD_OE=1 | (T0-1)×Tf+5                     | (T0-0.5)×Tf+5 |  |  |  |  |  |

When it's CLK\_MODE=0, T0=1 setting it changes into Hi-Z by the same timing as a fall of AB\_RDB.

- 7 It's possible to set CLK\_MODE at the AB\_FLASHCLKCTRL register.
- 8 Only when setting of To\_W is 0 at the time of AD-Mux, refer to following Min, Max.

 $t229 = Min : 0.5 \times Tf-5$ , Max :  $0.5 \times Tf+5$  (CLK\_MODE=1 setting, AD-Mux,  $T0_W=0$ )

 $t229 = Min : 1 \times Tf-5$ , Max :  $1 \times Tf+5$  (CLK\_MODE=0 setting, AD-Mux, T0\_W=0)



#### 9 Condition to use WAIT function

Active AB\_WAIT signal by the minimum time before the end of T1 section. Data latch will stop till inactivating AB\_WAIT.

In case of inactivating AB\_WAIT signal by the minimum time before the end of T1 section, Wait function will not work.

#### 10 Condition to use WAIT function

Active AB\_WAIT signal by the minimum time before the end of T1 section. Data latch will stop till inactivating AB\_WAIT.

In case of inactivating AB\_WAIT signal by the minimum time before the end of T1 section, Wait function will not work.

(At the time of CLK\_MODE=1 is "T1\_W+0.5")



Figure 2-5. Single Read Timing (AD-Mux)







Figure 2-7. Single Read Timing (AD non Mux)





Figure 2-9. Single Read Timing (Wait)



Figure 2-10. Single Write Timing (Wait)



#### 2.5.4 IIC interface

| Parameter                             | Symbol          | Conditions                                 |      | idard<br>e <sup>Note 1</sup> | High-Speed<br>Mode <sup>Note 1</sup> |                       | Unit |
|---------------------------------------|-----------------|--------------------------------------------|------|------------------------------|--------------------------------------|-----------------------|------|
|                                       |                 |                                            | MIN. | MAX.                         | MIN.                                 | MAX.                  |      |
| IIC_SCL clock frequency               | fc              | _                                          | 0    | 100                          | 0                                    | 400                   | kHz  |
| IIC bus free time                     | <b>t</b> BF     | Interval between stop and start conditions | 4.7  | _                            | 1.3                                  | _                     | μs   |
| IIC hold time <sup>Note 2</sup>       | t <sub>H1</sub> | _                                          | 4.0  | _                            | 0.6                                  | _                     | μs   |
| IIC hold time (SCL clock)             | <b>t</b> wL     | "Low" state                                | 4.7  | _                            | 1.3                                  | _                     | μs   |
|                                       | twн             | "Hi" state                                 | 4.0  | _                            | 0.6                                  | _                     | μs   |
| IIC setup time                        | <b>t</b> su1    | Start condition                            | 4.7  | _                            | 0.6                                  | _                     | μS   |
|                                       |                 | Restart condition                          |      |                              |                                      |                       |      |
| IIC data setup time                   | <b>t</b> su2    | _                                          | 250  | _                            | 100 <sup>Note 3</sup>                | _                     | ns   |
| IIC rise time                         | <b>t</b> R      | SDA and SCL signals                        | _    | _                            | _                                    | 300 <sup>Note 4</sup> | ns   |
| IIC fall time                         | t⊧              | SDA and SCL signals                        | _    | _                            | -                                    | 300 <sup>Note 4</sup> | ns   |
| IIC setup time                        | <b>t</b> su3    | Stop condition                             | 4.0  | _                            | 0.6                                  | _                     | μS   |
| IIC data hold time                    | t <sub>H2</sub> | Clock fall output                          | 5.0  | _                            | _                                    | -                     | μs   |
|                                       |                 | Clock fall input                           | 0    | 3.45                         | O <sup>Note 5</sup>                  | 0.9 <sup>Note 6</sup> | μS   |
| Capacitance load of each IIC bus line | Сь              | _                                          | -    | 400                          | _                                    | 400                   | ρF   |

Notes 1. Select the standard mode or high-speed mode by using the SMC0 bit of the IIC0 clock select register (IICCL0).

- **2.** At the start condition, the first clock pulse is generated after the hold time.
- **3.** The high-speed mode I<sup>2</sup>C bus can be used in the standard-mode I<sup>2</sup>C bus system. In this case, set the high-speed mode I<sup>2</sup>C bus so that it meets the following conditions.
  - If the system does not extend the IIC\_SCL signal's low state hold time:  $tsu2 \ge 250 \text{ ns}$
- 4. Do not input noise exceeding the hysteresis width of the 1.8 V system IO Schmitt buffer during a rise or fall time
- **5.** The system requires a minimum of 300 ns hold time internally for the SDA signal (at V<sub>IH</sub> (MIN.) [0.7 V<sub>DD2</sub>] of IIC\_SCL signal) in order to occupy the undefined area at the falling edge of IIC\_SCL.
- 6. If the system does not extend the IIC\_SCL signal low hold time (twL), only the maximum data hold time (tH2) needs to be satisfied.



RENESAS

Figure 2-11. IIC Bus Interface Timing

#### 2.5.5 Unified Serial Interface

# (1) Audio/Voice interface

#### (a) Slave mode

(VDD33= $3.3\pm0.3$  V, input pin : schmitt , Drive=4mA )

| Parameter                   | Symbol      | Conditions               | MIN. | TYP. | MAX. | Unit |
|-----------------------------|-------------|--------------------------|------|------|------|------|
| USIx_CLK cycle time         | <b>t</b> c  | -                        | 50   | _    | _    | ns   |
| USIx_DI, USIx_CS setup time | <b>t</b> su | Rise or fall of USI_xCLK | 20   | _    | _    | ns   |
| USIx_DI, USIx_CS hold time  | tн          | Rise or fall of USI_xCLK | 20   | _    | _    | ns   |
| USIx_DO output delay time   | <b>t</b> D  | Rise or fall of USI_xCLK | 0    | _    | 20   | ns   |

Remark Time from the valid edge

x = 0-5

Figure 2-12. Audio/Voice Interface Timing (Slave Mode)



# (b) Master mode

(VDD33=3.3 $\pm$ 0.3 V, input pin : schmitt , Drive=4mA )

| Parameter                          | Symbol      | Conditions | MIN.      | TYP. | MAX. | Unit |
|------------------------------------|-------------|------------|-----------|------|------|------|
| USIx_CLK cycle time                | <b>t</b> c  | -          | 50        | _    | _    | ns   |
| USIx_DI setup time                 | <b>t</b> su | -          | 20        | _    | _    | ns   |
| USIx_DI hold time                  | tн          | -          | 20        | _    | _    | ns   |
| USIx_DO, USIx_CS output delay time | t₀          | -          | <b>-5</b> | _    | 20   | ns   |

Remark Time from the valid edge

x = 0-3

Figure 2-13. Audio/Voice Interface Timing (Master Mode)



#### (2) SPI interface

#### (a) Master mode

(VDD33=3.3±0.3 V, input pin: Normal, Drive=4mA (USI0, USI1) 6mA (USI2))

| Parameter                             | Symbol       | Conditions               | MIN. | TYP. | MAX. | Unit |
|---------------------------------------|--------------|--------------------------|------|------|------|------|
| <usi0-1, 3-5=""> x=0-1, 3-5</usi0-1,> |              | •                        |      | •    |      |      |
| USIx_CLK output cycle                 | <b>t</b> c   | _                        | 33   | _    | _    | ns   |
| USIx_DI setup time                    | <b>t</b> suo | Rise or fall of USI_xCLK | 12   | _    | _    | ns   |
| USIx_DI hold time                     | tно          | Rise or fall of USI_xCLK | 0    | _    | _    | ns   |
| USIx_DO, USIx_CS output delay time    | <b>t</b> DO  | Rise or fall of USI_xCLK | 0    | _    | 12   | ns   |
| <usi2> x=2</usi2>                     |              |                          |      |      |      |      |
| USIx_CLK output cycle                 | <b>t</b> c   | _                        | 16.6 | _    | _    | ns   |
| USIx_DI setup time                    | <b>t</b> suo | Rise or fall of USI_xCLK | 8    | _    | _    | ns   |
| USIx_DI hold time                     | tно          | Rise or fall of USI_xCLK | 0    | _    | _    | ns   |
| USIx_DO, USIx_CS output delay time    | t₀o          | Rise or fall of USI_xCLK | 0    | _    | 6    | ns   |

Figure 2-14. SPI Interface Timing (Master Mode)



**Notes 1.** USIx\_CLK can output reverse by register setting.

- 2. USIx\_CLK doesn't output USIx\_CLK inactive period (It'll be inactive level fixing.)
- 3. When the read latency of the connection device is long, it's an input/output phase switch function of DI/DO (rising/falling of SCLK) and is applicable.

# (b) Slave mode

(VDD33= $3.3\pm0.3$  V, input pin : Normal , Drive=4mA )

| Parameter                   | Symbol      | Conditions               | MIN. | TYP. | MAX. | Unit |
|-----------------------------|-------------|--------------------------|------|------|------|------|
| USIx_CLK input cycle        | <b>t</b> c  | -                        | 50   | _    | _    | ns   |
| USIx_DI, USIx_CS setup time | <b>t</b> su | Rise or fall of USI_xCLK | 5    | _    | _    | ns   |
| USIx_DI, USIx_CS hold time  | tн          | Rise or fall of USI_xCLK | 15   | _    | _    | ns   |
| USIx_DO delay time          | <b>t</b> DO | Rise or fall of USI_xCLK | 3    | _    | 20   | ns   |

Remark Time from the valid edge

x = 0-5

Figure 2-15. SPI Interface Timing (Slave Mode)



RENESAS

#### 2.5.6 SDIO interface

SDIO1, 2 is MMC non-correspondence.

(VDD33=3.3±0.3 V, input pin: schmitt, Drive=8mA, outside loop, CMD and Data is pull-up)

| Parameter                     | Symbol            | Conditions | SD0 (SDIA), SD1 (SDIB), SD2 (SDIC) |      |      |      |  |
|-------------------------------|-------------------|------------|------------------------------------|------|------|------|--|
|                               |                   |            | MIN.                               | TYP. | MAX. | Unit |  |
| Clock cycle                   | Тсус              | _          | 19.2                               | _    | _    | ns   |  |
| Output clock high-level width | Thwcko            | @52MHz     | 8.1                                | 9.6  | 11.1 | ns   |  |
| Output clock low-level width  | Tlwcko            | @52MHz     | 8.1                                | 9.6  | 11.1 | ns   |  |
| Output delay                  | Tod               | SDIO       | 3                                  | _    | 14   | ns   |  |
| Output delay                  | Tod               | SDI1, SDI2 | 2                                  | _    | 14   | ns   |  |
| Input clock high-level width  | Thwcki            | _          | 7.6                                | 9.6  | 11.6 | ns   |  |
| Input clock low-level width   | Tlwcki            | _          | 7.6                                | 9.6  | 11.6 | ns   |  |
| Input clock delay time        | T <sub>dcki</sub> | _          | 0                                  | _    | 10   | ns   |  |
| Setup time                    | Tiscki            | _          | 2                                  | _    | _    | ns   |  |
| Hold time                     | Tihcki            | _          | 1                                  | _    | _    | ns   |  |

Figure 2-16. SDIO Interface Timing



**Remark** x = 0 to 2

n = 0 to 7 (SDI0) 0 to 3 (SDI1, SDI2)

#### 2.5.7 Camera interface

(VDD33=3.3±0.3 V, input pin: Normal)

| Parameter                               | Symbol           | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------------------------|------------------|------------|------|------|------|------|
| CAM_CLKI input cycle                    | <b>t</b> c       | _          | 10   | _    | _    | ns   |
| CAM_CLKI high-level width               | twн              | _          | 4    | _    | _    | ns   |
| CAM_CLKI low-level width                | tw∟              | _          | 4    | _    | _    | ns   |
| CAM_YUV[7:0], CAM_HS, CAM_VS setup time | tsuo             | DET = 0    | 5    | _    | _    | ns   |
| CAM_YUV[7:0], CAM_HS, CAM_VS hold time  | tно              | DET = 0    | 0    | _    | _    | ns   |
| CAM_YUV[7:0], CAM_HS, CAM_VS setup time | t <sub>SU1</sub> | DET = 1    | 5    | _    | _    | ns   |
| CAM_YUV[7:0], CAM_HS, CAM_VS hold time  | t <sub>H1</sub>  | DET = 1    | 0    | _    | _    | ns   |

Figure 2-17. Camera Interface Timing



#### 2.5.8 LCD interface

#### (1) LCD interface

(VDD33=3.3±0.3 V, input pin: Normal, Drive=8mA)

| Parameter                                                           | Symbol                 | Conditions                   | MIN. | TYP. | MAX. | Unit |
|---------------------------------------------------------------------|------------------------|------------------------------|------|------|------|------|
| LCD3_PXCLK output cycle                                             | <b>t</b> c             | _                            | 10   | _    | _    | ns   |
| LCD3_PXCLK high-level width                                         | <b>t</b> wн            | _                            | 4    | _    | _    | ns   |
| LCD3_PXCLK low-level width                                          | tw∟                    | _                            | 4    | _    | _    | ns   |
| LCD3_R/G/B[7:0], LCD3_HS,<br>LCD3_VS and LCD3_DE data delay<br>time | <b>t</b> <sub>D1</sub> | LCD3_R/G/B[7:0]              | 1    | _    | 6    | ns   |
|                                                                     | t <sub>D2</sub>        | LCD3_HS, LCD3_VS,<br>LCD3_DE | 1    | _    | 6    | ns   |

**Remark** The setting of the rise and fall timing for LCD3\_PXCLK is based on the valid edge set by the CLKPOL value in the LCD control register (rising: CLKPOL = 0, falling: CLKPOL = 1).



Figure 2-18. LCD Interface Timing

# (2) YUV interface

(VDD33=3.3±0.3 V, input pin: Normal, Drive=8mA)

| Parameter                        | Symbol                 | Conditions                   | MIN. | TYP. | MAX. | Unit |
|----------------------------------|------------------------|------------------------------|------|------|------|------|
| YUV3_PXCLK output cycle          | <b>t</b> c             | _                            | 10   | _    | _    | ns   |
| YUV3_PXCLK high-level width      | twн                    | _                            | 4    | _    | _    | ns   |
| YUV3_PXCLK low-level width       | tw∟                    | _                            | 4    | _    | _    | ns   |
| YUV3_DATA[15:0], YUV3_HS,        | <b>t</b> <sub>D1</sub> | YUV3_DATA[15:0]              | 1    | _    | 6    | ns   |
| YUV3_VS, YUV3_DE data delay time | <b>t</b> <sub>D2</sub> | YUV3_HS, YUV3_VS,<br>YUV3_DE | 1    | _    | 6    | ns   |

**Remark** The setting of the rise and fall timing for YUV3\_PXCLK is based on the valid edge set by the CLKPOL value in the LCD control register (rising: CLKPOL = 0, falling: CLKPOL = 1).



Figure 2-19. YUV Interface Timing

# 2.5.9 USB interface

| Parameter             | Symbol                 | Conditions | MIN. | TYP. | MAX. | Unit |
|-----------------------|------------------------|------------|------|------|------|------|
| USB_CLK cycle (24MHz) | T <sub>cycUCLK24</sub> | _          | ı    | 24   |      | MHz  |

Note  $\pm 500$  ppm ( $\pm$  100ppm recommendation)

Refer to USB Specification Revision2.0 about AC and DC characteristics in a USB port.

# 2.5.10 Digital terrestrial TV interface

(VDD33=3.3±0.3 V, input pin: schmitt, Drive=4mA)

| Parameter                    | Symbol      | Conditions | MIN. | TYP. | MAX. | Unit |
|------------------------------|-------------|------------|------|------|------|------|
| DTV_BCLK input cycle         | <b>t</b> c  | _          | 25   | _    | _    | ns   |
| DTV_BCLK high-level width    | <b>t</b> wн | _          | 10   | _    | _    | ns   |
| DTV_BCLK low-level width     | <b>t</b> wL | _          | 10   | _    | _    | ns   |
| DTV_DATA, DTV_PSYNC, DTV_VLD | <b>t</b> su | _          | 6    | _    | _    | ns   |
| setup time                   |             |            |      |      |      |      |
| DTV_DATA, DTV_PSYNC, DTV_VLD | tн          | _          | 0    | _    | _    | ns   |
| hold time                    |             |            |      |      |      |      |

Figure 2-20. DTV Interface Timing



#### 2.5.11 ITU-R BT.656 interface

 $\underline{\text{(VDD33}\!=\!3.3\!\pm\!0.3\text{ V, input pin : Normal (only clock is Schmitt) , Drive=8mA)}}$ 

| Parameter                   | Symbol      | Conditions              | MIN. | TYP.               | MAX. | Unit |
|-----------------------------|-------------|-------------------------|------|--------------------|------|------|
| NTSC_CLK input cycle        | <b>t</b> c  | _                       | _    | 37 <sup>Note</sup> | _    | ns   |
| NTSC_CLK high-level width   | <b>t</b> wн | _                       | 13   | _                  | _    | ns   |
| NTSC_CLK low-level width    | tw∟         | _                       | 13   | _                  | _    | ns   |
| NTSC_CLK rise time          | <b>t</b> R  | _                       |      | _                  | 5    | ns   |
| NTSC_CLK fall time          | t⊧          | _                       |      | _                  | 5    | ns   |
| NTSC_DATA output delay time | <b>t</b> o  | Rising edge of NTSC_CLK | 4    | _                  | 18   | ns   |

Note NTSC\_CLK = 27 MHz

Figure 2-21. NTSC Interface Timing



# 2.5.12 CF card interface (PIO mode)

(VDD33=3.3±0.3 V, input pin: schmitt, Drive=4mA)

| Parameter                                 | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------------------------|--------|------------|------|------|------|------|
| CF_CLK frequency                          | _      | _          | _    | _    | 100  | MHz  |
| CF CLK cycle                              | _      | _          | 10   | _    | _    | ns   |
| Until CF_CS0#, CF_CS1# becomes active     | t1     | _          | _    | _    | 11   | ns   |
| Until CF_CS0#, CF_CS1# becomes inactive.  | t2     | _          | _    | _    | 11   | ns   |
| The delay until CF_A2-0 becomes effective | t3     | _          | _    | _    | 12   | ns   |
| The delay until CF_A2-0 becomes invalid   | t4     | _          | _    | _    | 12   | ns   |
| Until CF_OE#, CF_WE# becomes active       | t5     | _          | _    | _    | 12   | ns   |
| Until CF_OE#, CF_WE# becomes inactive.    | t6     | _          | _    | _    | 12   | ns   |
| Data setup time                           | t7s    | _          | 8    | _    | _    | ns   |
| Data hold time                            | t7h    | _          | 0    | _    | _    | ns   |
| The delay until data becomes effective    | t8     | _          | _    | _    | 11   | ns   |
| The delay until data becomes invalid      | t9     | _          | _    | _    | 11   | ns   |
| CF_WAIT# setup time                       | t10s   | _          | 9    | _    | _    | ns   |
| CF_WAIT# hold time                        | t10h   | _          | 0    | _    | _    | ns   |

Figure 2-22. CF card Interface Timing (PIO mode)



#### 2.5.13 SD card interface

 $(VDD33=3.3\pm0.3\ V,\ input\ pin: schmitt,\ Drive=8mA,\ outside\ loop,\ CMD\ and\ Data\ is\ pull-up\ )$ 

| Parameter                     | Symbol            | Conditions | MIN. | TYP. | MAX. | Unit |
|-------------------------------|-------------------|------------|------|------|------|------|
| Clock cycle                   | Тсус              | _          | 20   | _    | _    | ns   |
| Output clock high-level width | Thwcko            | @50MHz     | 8.5  | 10   | 11.5 | ns   |
| Output clock low-level width  | Tlwcko            | @50MHz     | 8.5  | 10   | 11.5 | ns   |
| Output delay                  | Tod               | _          | -3   | _    | 2    | ns   |
| Input clock high-level width  | Thwcki            | @50MHz     | 8    | _    | 11   | ns   |
| Input clock low-level width   | Tlwcki            | @50MHz     | 8    | _    | 11   | ns   |
| Input clock delay time        | T <sub>dcki</sub> | _          | 0    | _    | 6    | ns   |
| Setup time                    | Tiscki            | _          | 2    | _    | _    | ns   |
| Hold time                     | Tihcki            | _          | 1    | _    | _    | ns   |

Тсус Thwcko Tlwcko SD\_CKO (output) Tod(MAX) Tod(MIN) SD\_DATAn (output) SD\_CMD (output) Tcyc Tdcki Tlwcki Thwck SD\_CKI Tihcki Tiscki SD\_DATAn (input)

Figure 2-23. SD card Interface Timing

**Remark** n = 0 to 3

(input)

SD\_CMD

#### 2.5.14 SDRAM Interface

#### (1) DDR2-533

| Parameter                           | Symbol             | Conditions       | MIN.  | TYP. | MAX.                         | Unit            |
|-------------------------------------|--------------------|------------------|-------|------|------------------------------|-----------------|
| DDR_CK, DDR_CKB cycle time          | t <sub>CK</sub>    | _                | 3.75  | _    | 8                            | ns              |
| DDR_CK, DDR_CKB high level width    | t <sub>CKH</sub>   | _                | 0.45  | _    | 0.55                         | t <sub>CK</sub> |
| DDR_CK, DDR_CKB low level width     | t <sub>CKL</sub>   | _                | 0.45  | _    | 0.55                         | t <sub>CK</sub> |
| Address/Command terminal delay time | t <sub>CKSQ</sub>  | Note1            | -1    | _    | 1                            | ns              |
| DDR_DQx, DDR_DMy output valid time  | t <sub>DQSDQ</sub> | From<br>DDR_DQSy | _     | _    | 0.25t <sub>ck</sub> -<br>0.5 | ns              |
| DDR_DQx, DDR_DMy output skew time   | t <sub>DQSQO</sub> | _                | _     | _    | 0.35                         | ns              |
| DDR_DQSy output delay time          | t <sub>DQSS</sub>  | _                | -0.20 | _    | 0.20                         | t <sub>CK</sub> |
| DDR_DQx hold time Note2             | T <sub>QH</sub>    | _                | 1.27  | _    | _                            | ns              |
| DDR_DQx input skew time             | t <sub>DQSQI</sub> | From<br>DDR_DQSy | _     | _    | 0.32                         | ns              |
| DDR_DQSy input access time          | t <sub>DQSCK</sub> | From CK          | _     | _    | 1                            | ns              |

**Remark** x = 0 to 31 y = 0 to 3

Register setting can adjust the delay time to DDR\_CK/DDR\_CKB, DQ/DM output, DQS output and DQS input.

Note 1: DDR\_A[14:0], DDR\_BA[2:0], DDR\_CSB[1:0], DDR\_CKE[1:0], DDR\_RASB, DDR\_CASB, DDR\_WEB

- 2: The specification during a signal in the following each group.
  - 1) DDR\_DM[0], DDR\_DQ[7:0]
  - 2) DDR\_DM[1], DDR\_DQ[15:8]
  - 3) DDR\_DM[2], DDR\_DQ[23:16]
  - 4) DDR\_DM[3], DDR\_DQ[31:24]

**t**cĸ **t**ckH **t**CKL DDR\_CK DDR\_CKB DDR\_RASB tcksq tcksQ → DDR\_CASB DDR\_WEB DDR\_A[14:0] DDR\_BA[3:0] DDR\_CKE[1:0] Valid Valid Valid Valid DDR\_CSB[1:0] toass DDR\_DQS[3:0] DDR\_DQSB[3:0] **t**DQSDQ DDR\_DQ[31:0] DDR\_DM[3:0] D3 D4 D0 togsgo

Figure 2-24. DDR2 Output Timing





#### (2) LPDDR-400

| Parameter                                  | Symbol             | Conditions       | MIN.                         | TYP. | MAX. | Unit            |
|--------------------------------------------|--------------------|------------------|------------------------------|------|------|-----------------|
| DDR_CK, DDR_CKB cycle time                 | t <sub>CK</sub>    | _                | 5                            | _    | 100  | ns              |
| DDR_CK, DDR_CKB high level width           | tckH               | _                | 0.45                         | _    | 0.55 | t <sub>CK</sub> |
| DDR_CK, DDR_CKB low level width            | t <sub>CKL</sub>   | _                | 0.45                         | _    | 0.55 | t <sub>CK</sub> |
| Address/command terminal delay time  Note1 | t <sub>CKSQ</sub>  | From<br>DDR_CK   | -0.8                         | _    | 0.8  | ns              |
| DDR_DQx, DDR_DMy output valid time         | t <sub>DQSDQ</sub> | From<br>DDR_DQSy | 0.25t <sub>ck</sub> -<br>0.6 |      | _    | ns              |
| DDR_DQx, DDR_DMy output skew time          | t <sub>DQSQO</sub> | _                | _                            | _    | 0.8  | ns              |
| DDR_DQSy output delay time                 | t <sub>DQSS</sub>  | _                | 0.8                          | _    | 1.2  | t <sub>CK</sub> |
| DDR_DQSy input delay time                  | t <sub>DQSCK</sub> | From<br>DDR_CK   | 2.0                          | _    | 5.2  | ns              |
| DDR_DQx input skew time                    | t <sub>DQSQI</sub> | From<br>DDR_DQSy | _                            |      | 0.5  | ns              |
| DDR_DQx hold time Note2                    | t <sub>QH</sub>    | From<br>DDR_DQSy | 1.7                          | _    | _    | ns              |

**Remark** x = 0 to 31 y = 0 to 3

Register setting can adjust the delay time to DDR\_CK/DDR\_CKB, DQ/DM output, DQS output and DQS input. The specification after a delayed adjustment is prescribed.

Note 1: DDR\_A[14:0], DDR\_BA[2:0], DDR\_CSB[1:0], DDR\_CKE[1:0], DDR\_RASB, DDR\_CASB, DDR\_WEB

- 2: The specification during a signal in the following each group.
  - 1) DDR\_DM[0], DDR\_DQ[7:0]
  - 2) DDR\_DM[1], DDR\_DQ[15:8]
  - 3) DDR\_DM[2], DDR\_DQ[23:16]
  - 4) DDR\_DM[3], DDR\_DQ[31:24]

**t**cĸ **t**ckH **t**CKL DDR\_CK DDR\_CKB DDR\_RASB tcksq → tcksq DDR\_CASB DDR\_WEB DDR\_A[14:0] DDR\_BA[3:0] DDR\_CKE[1:0] Valid Valid Valid Valid DDR\_CSB[1:0] togss DDR\_DQS[3:0] **t**DQSDQ togsog DDR\_DQ[31:0] DDR\_DM[3:0] D2 D3 D4 **t**DQSQO

Figure 2-26. LP-DDR Output Timing





#### 2.5.15 PWM Interface

(VDD33= $3.3\pm0.3$  V,input pin : normal, Drive=4mA)

| Parameter        | Symbol | Conditions | MIN. | TYP. | MAX. | Unit |
|------------------|--------|------------|------|------|------|------|
| Output cycle     | tH01   | _          | 50   | _    | 1000 | ns   |
| High level width | tH02   | _          | 25   | _    | 500  | ns   |
| Low level width  | tH03   | _          | 25   | _    | 500  | ns   |

Figure 2-28. PWM Interface Timing (Transmission)



EMMA Mobile EV2 3. PACKAGE DRAWING

# 3. PACKAGE DRAWING

# 393-PIN PLASTIC FBGA (16x16)





|      | (UNIT:mm)     |
|------|---------------|
| ITEM | DIMENSIONS    |
| D    | 16.00±0.10    |
| Е    | 16.00±0.10    |
| w    | 0.20          |
| Α    | 1.41±0.10     |
| A1   | 0.30±0.05     |
| A2   | 1.11          |
| е    | 0.65          |
| b    | 0.40±0.05     |
| x    | 0.08          |
| у    | 0.10          |
| y1   | 0.20          |
| ZD   | 0.85          |
| ZE   | 0.85          |
|      | P393F1-65-GA9 |

# EMMA Mobile EV2 Data Sheet

| Rev.            | Date               | Description |                                                                           |  |  |
|-----------------|--------------------|-------------|---------------------------------------------------------------------------|--|--|
|                 |                    | Page        | Summary                                                                   |  |  |
| 1.0             | February 8, 2010   | _           | _                                                                         |  |  |
| 2.0             | February 18, 2010  | _           | 2.5.6 SDIO interface specification modified.                              |  |  |
|                 |                    |             | 2.5.14 SD card interface specification modified.                          |  |  |
|                 |                    |             | 2.5.15 DDR2 SDRAM interface specification is added.                       |  |  |
| Provisional 3rd | February 26, 2010  |             | 1.2 Pin functions                                                         |  |  |
|                 |                    |             | Buffer type added.                                                        |  |  |
|                 |                    |             | 1.3 Pin I/O circuits added.                                               |  |  |
| Provisional 4th | March 19, 2010     | _           | 2.1 Absolute Maximum Ratings added.                                       |  |  |
|                 |                    |             | 2.2 Recommended Operating Conditions added.                               |  |  |
|                 |                    |             | 2.3 Capacitance added.                                                    |  |  |
|                 |                    |             | 2.4 DC Characteristics added.                                             |  |  |
|                 |                    |             | 2.5.1 AC test I/O measurement points added.                               |  |  |
|                 |                    |             | 2.5.2 System control added.                                               |  |  |
|                 |                    |             | Incremental update from comments to the provisional 3rd.                  |  |  |
| Provisional 5th | July 23, 2010      | _           | 2.5.13 Memory stick interface deleted.                                    |  |  |
|                 |                    |             | EM/EV1 is added. (The difference with EM/EV2 is mentioned.)               |  |  |
|                 |                    |             | Incremental update from comments to the provisional 4th.                  |  |  |
|                 |                    |             | (A change part from the old revision is "★" marked in the page left end.) |  |  |
| Provisional 6th | August 4, 2010     | <u> </u>    | Order Information added.                                                  |  |  |
|                 |                    |             | 2.5.14(2) LP-DDR SDRAM Interface specification added.                     |  |  |
|                 |                    |             | Incremental update from comments to the provisional 5th.                  |  |  |
|                 |                    |             | (A change part from the old revision is "★" marked in the page left end.) |  |  |
| Provisional 7th | August 6, 2010     | _           | 2.5.15 PWM Interface Specification added.                                 |  |  |
|                 |                    |             | Incremental update from comments to the provisional 6th.                  |  |  |
|                 |                    |             | (A change part from provisional 4th is "★" marked in the page left end.)  |  |  |
| 3.0             | August 23, 2010    | _           | Regular version issue                                                     |  |  |
| 4.0             | September 30, 2010 | _           | ARM logo added. (Face page)                                               |  |  |
|                 |                    |             | Incremental update from comments to the provisional 3.0.                  |  |  |
|                 |                    |             | (A change part from 3.0 is "★" marked in the page left end.)              |  |  |
| 5.0             | February 10, 2011  | _           | Order Information changed.                                                |  |  |
|                 |                    |             | AC Characteristics changed. (IIC, SDIO, SDC, SDRAM)                       |  |  |
|                 |                    |             | Incremental update from comments to the provisional 4.0.                  |  |  |
|                 |                    |             | (A change part from 4.0 is "★" marked in the page left end.)              |  |  |
| 6.0             | April 15, 2011     | <u> </u>    | AC Characteristics changed.                                               |  |  |
|                 |                    |             | (Asynchronous bus, SDRAM Interface)                                       |  |  |
|                 |                    |             | Incremental update from comments to the provisional 5.0.                  |  |  |
|                 |                    |             | (A change part from 5.0 is "★" marked in the page left end.)              |  |  |

All trademarks and registered trademarks are the property of their respective owners.

| Rev. | Date         | Description  |                                                              |  |
|------|--------------|--------------|--------------------------------------------------------------|--|
|      |              | Page Summary |                                                              |  |
| 7.0  | May 31, 2010 | _            | Incremental update from comments to the provisional 6.0.     |  |
|      |              |              | (A change part from 6.0 is "★" marked in the page left end.) |  |

# General Precautions in the Handling of MPU/MCU Products

The following usage notes are applicable to all MPU/MCU products from Renesas. For detailed usage notes on the products covered by this manual, refer to the relevant sections of the manual. If the descriptions under General Precautions in the Handling of MPU/MCU Products and in the body of the manual differ from each other, the description in the body of the manual takes precedence.

#### 1. Handling of Unused Pins

Handle unused pins in accord with the directions given under Handling of Unused Pins in the manual.

The input pins of CMOS products are generally in the high-impedance state. In operation with an unused pin in the open-circuit state, extra electromagnetic noise is induced in the vicinity of LSI, an associated shoot-through current flows internally, and malfunctions occur due to the false recognition of the pin state as an input signal become possible. Unused pins should be handled as described under Handling of Unused Pins in the manual.

#### 2. Processing at Power-on

The state of the product is undefined at the moment when power is supplied.

— The states of internal circuits in the LSI are indeterminate and the states of register settings and pins are undefined at the moment when power is supplied.
In a finished product where the reset signal is applied to the external reset pin, the states of register settings and pins are undefined at the moment when power is supplied.

In a finished product where the reset signal is applied to the external reset pin, the states of pins are not guaranteed from the moment when power is supplied until the reset process is completed.

In a similar way, the states of pins in a product that is reset by an on-chip power-on reset function are not guaranteed from the moment when power is supplied until the power reaches the level at which resetting has been specified.

#### 3. Prohibition of Access to Reserved Addresses

Access to reserved addresses is prohibited.

 The reserved addresses are provided for the possible future expansion of functions. Do not access these addresses; the correct operation of LSI is not guaranteed if they are accessed.

#### 4. Clock Signals

After applying a reset, only release the reset line after the operating clock signal has become stable. When switching the clock signal during program execution, wait until the target clock signal has stabilized.

— When the clock signal is generated with an external resonator (or from an external oscillator) during a reset, ensure that the reset line is only released after full stabilization of the clock signal. Moreover, when switching to a clock signal produced with an external resonator (or by an external oscillator) while program execution is in progress, wait until the target clock signal is stable.

#### 5. Differences between Products

Before changing from one product to another, i.e. to one with a different part number, confirm that the change will not lead to problems.

— The characteristics of MPU/MCU in the same group but having different part numbers may differ because of the differences in internal memory capacity and layout pattern. When changing to products of different part numbers, implement a system-evaluation test for each of the products.

#### Notice

- 1. All information included in this document is current as of the date this document is issued. Such information, however, is subject to change without any prior notice. Before purchasing or using any Renesas Electronics products listed herein, please confirm the latest product information with a Renesas Electronics sales office. Also, please pay regular and careful attention to additional and different information to be disclosed by Renesas Electronics such as that disclosed through our website.
- 2. Renesas Electronics does not assume any liability for infringement of patents, copyrights, or other intellectual property rights of third parties by or arising from the use of Renesas Electronics products or technical information described in this document. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or
- 3. You should not alter, modify, copy, or otherwise misappropriate any Renesas Electronics product, whether in whole or in part.
- 4. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation of these circuits, software, and information in the design of your equipment. Renesas Electronics assumes no responsibility for any losses incurred by you or third parties arising from the
- 5. When exporting the products or technology described in this document, you should comply with the applicable export control laws and regulations and follow the procedures required by such laws and regulations. You should not use Renesas Electronics products or the technology described in this document for any purpose relating to military applications or use by the military, including but not limited to the development of weapons of mass destruction. Renesas Electronics products and technology may not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations.
- 6. Renesas Electronics has used reasonable care in preparing the information included in this document, but Renesas Electronics does not warrant that such information is error free. Renesas Electronics assumes no liability whatsoever for any damages incurred by you resulting from errors in or omissions from the information included herein.
- 7. Renesas Electronics products are classified according to the following three quality grades: "Standard", "High Quality", and "Specific". The recommended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below. You must check the quality grade of each Renesas Electronics product before using it in a particular application. You may not use any Renesas Electronics product for any application categorized as "Specific" without the prior written consent of Renesas Electronics. Further, you may not use any Renesas Electronics product for any application for which it is not intended without the prior written consent of Renesas Electronics. Renesas Electronics shall not be in any way liable for any damages or losses incurred by you or third parties arising from the use of any Renesas Electronics product for an application categorized as "Specific" or for which the product is not intended where you have failed to obtain the prior written consent of Renesas Electronics. The quality grade of each Renesas Electronics product is "Standard" unless otherwise expressly specified in a Renesas Electronics data sheets or data books, etc
  - Computers; office equipment; communications equipment; test and measurement equipment; audio and visual equipment; home electronic appliances; machine tools personal electronic equipment; and industrial robots.
  - "High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control systems; anti-disaster systems; anti-crime systems; safety equipment; and medical equipment not specifically designed for life support.
  - Aircraft; aerospace equipment; submersible repeaters; nuclear reactor control systems; medical equipment or systems for life support (e.g. artificial life support devices or systems), surgical "Specific": implantations, or healthcare intervention (e.g. excision, etc.), and any other applications or purposes that pose a direct threat to human life.
- 8. You should use the Renesas Electronics products described in this document within the range specified by Renesas Electronics, especially with respect to the maximum rating, operating supply voltage range, movement power voltage range, heat radiation characteristics, installation and other product characteristics. Renesas Electronics shall have no liability for malfunctions or damages arising out of the use of Renesas Electronics products beyond such specified ranges.
- 9. Although Renesas Electronics endeavors to improve the quality and reliability of its products, semiconductor products have specific characteristics such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Further, Renesas Electronics products are not subject to radiation resistance design. Please be sure to implement safety measures to guard them against the possibility of physical injury, and injury or damage caused by fire in the event of the failure of a Renesas Electronics product, such as safety design for hardware and software including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult please evaluate the safety of the final products or system manufactured by you.
- 10. Please contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. Please use Renesas Electronics products in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. Renesas Electronics assumes no liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 11. This document may not be reproduced or duplicated, in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products, or if you have any other inquiries.
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its majority-owned subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics



#### SALES OFFICES

#### Renesas Electronics Corporation

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

enesas Electronics America Inc. 80 Scott Boulevard Santa Clara, CA 95050-2554, U.S.A. dl: +1-408-588-6000, Fax: +1-408-588-6130

Renesas Electronics Canada Limited 1101 Nicholson Road, Newmarket, Ontario L3Y 9C3, Canada Tel: +1-905-898-5441, Fax: +1-905-898-3220

Renesas Electronics Europe Limited Dukes Meadow, Millboard Road, Boume End, Buckinghamshire, SL8 5FH, U.K Tel: +44-1628-585-100, Fax: +44-1628-585-900

Renesas Electronics Europe GmbH

Arcadiastrasse 10, 40472 Düsseldorf, Germany Tel: +49-211-65030, Fax: +49-211-6503-1327

Renesas Electronics (China) Co., Ltd.
7th Floor, Quantum Plaza, No.27 ZhiChunLu Haidian District, Beijing 100083, P.R.China
Tel: +86-10-2035-1155, Fax: +86-10-8235-7679

Renesas Electronics (Shanghai) Co., Ltd.
Unit 204, 205, AZIA Center, No. 1233 Lujiazui Ring Rd., Pudong District, Shanghai 200120, China
Tel: +86-21-5877-1818, Fax: +86-21-5887-7589

Renesas Electronics Hong Kong Limited
Unit 1601-1613, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong
Tel: +852-2868-9318, Fax: +852-2886-9022/9044

Renesas Electronics Taiwan Co., Ltd. 7F, No. 363 Fu Shing North Road Taipei, Taiwa Tel: +886-2-8175-9600, Fax: +886 2-8175-9670

Renesas Electronics Singapore Pte. Ltd. 1 harbourFront Avenue, #06-10, keppel Bay Tower, Singapore 098632 Tel: +65-6213-0200, Fax: +65-6278-8001

Renesas Electronics Malaysia Sdn.Bhd.
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia
Tel: +60-3-7955-9390, Fax: +60-3-7955-9510

Renesas Electronics Korea Co., Ltd. 11F., Samik Lavied' or Bidg., 720-2 Yeoksam-Dong, Kangnam-Ku, Seoul 135-080, Korea Tel: 482-2-558-3737, Fax: 482-2-558-5141

© 2011 Renesas Electronics Corporation. All rights reserved.