Project 1
EGR 424 - The Design of Microcontroller Applications
Instructor: Dr. Chirag Parikh
Renzo Garza Motta
September 30th, 2022

# **Objectives**

The objective of this project is to develop a familiarity with ARM assembly language and the ARm development tool suite. This familiarity is demonstrated by studying the assembly representation of a C function.

# **Function**

The function explored in this project is the stpncpy.c function in the C language. This function takes in three arguments, dst, src, and count. The first and second arguments, char \*dst (destination) and char \*src (source), represents pointers to an address in memory which is expected to have been allocated for strings. The last argument, count, is of type size\_t and represents the amount of characters that are to be transferred from one string to another.

In action, stpncpy() is given a source string from which a certain number of letters (equal to the passed argument count) are copied over to the destination string. Additionally, the function returns the address of the last character in the destination string.

# Compilation

The provided source file was compiled using the previously outlined alias CC. This alias is defined as

```
alias CC='arm-none-eabi-gcc -Wall -03 -march=armv7-m -mcpu=cortex-m3 -mthumb -mfix-cortex-m3-ldrd'
```

Further, given the source file, the command

```
CC -DPREFER_SIZE_OVER_SPEED -Os -S stpncpy.c
```

Was used to compile and get an assembly output. An option was provided when compiling these functions. Optimize for speed (-O3) or optimize for size (-Os). These optimizations are as they outlined one is less memory and the other is faster. However, with these optimizations, other drawbacks are presented. This project calls to choose for whichever optimization yields the least amount of code.

In this case, the optimization that yielded the least amount of code was the size-over-speed (-Os) optimization with only ~31 instructions (not considering directives and other assembly syntax). Conversely, the speed-over-size optimization yields a rather drastic difference. This optimization outputs 70+ instructions.

# Summary

Below, a 1-page maximum summary per instruction is outlined from the compiled code for stpncpy. Although assembly instructions are pretty simple when isolated, they can be overlooked when considering their complexity when in conjunction with one another.

Each of these summaries includes a brief description of what the instruction does, along with what label to find the instruction under within the assembly code. Additionally, a list of relevant registers, stack memory, and conditional flags (NZCV) can be found with each instruction to follow the memory changes, and operations being performed.

Each of these summaries includes a highlighted cell within the tables that indicates the register affected by the instruction at hand. Also, consider that when a CMP (comparison) instruction is executed, the register(s) being compared are highlighted in yellow.

These summaries were also executed under the assumption all registers have an initial value of 0 and that when called, the compiler locates the passed arguments \*dst, \*src, and count in R0, R1, and R2, respectively. Likewise, when the function returns a value, this will be stored in the R0 register.

When analyzing the assembly code, a decision tree was used to help follow the memory transfer between registers.



Figure 1. Decision Tree Diagram

Lastly, some test inputs were used to feed through the assembly code as an attempt to understand the logic behind some of the decisions made by the compiler. This approach provided some changing variables instead of abstract expressions to be able to more easily follow the memory trail. This can be found in the appendix.

# **Timing Analysis**

In addition to the instructions analysis, a time analysis is required to determine how long each instruction will take to get a cumulative approximation of how well this function performs.

**Table 1. Time Analysis Summary** 

|          | Time Analysis Summary  Time Analysis |   |   |   |       |                 |  |
|----------|--------------------------------------|---|---|---|-------|-----------------|--|
|          |                                      |   |   |   |       |                 |  |
| Mnemonic | Expression                           | Р | В | N | w     | Clock<br>Cycles |  |
| PUSH     | 1+N                                  | 1 | - | 3 | -     | 4               |  |
| MOV      | 1                                    | - | - | - | -     | 1               |  |
| MOV      | 1                                    | 1 | - | - | -     | 1               |  |
| В        | 1+P                                  | 1 | - | - | -     | 2               |  |
| LDRB     | 2                                    | - | - | - | -     | 2               |  |
| SUBS     | 1                                    | - | - | - | -     | 1               |  |
| STRB     | 2                                    | - | - | - | -     | 2               |  |
| ADDS     | 1                                    | - | - | - | -     | 1               |  |
| ADD      | 1                                    | - | - | - | -     | 1               |  |
| CBNZ     | 1                                    | - | - | - | -     | 1               |  |
| MOV      | 1                                    | - | - | - | -     | 1               |  |
| MOV      | 1                                    | - | - | - | -     | 1               |  |
| MOV      | 1                                    | - | - | - | -     | 1               |  |
| MOVS     | 1                                    | - | - | - | -     | 1               |  |
| В        | 1+P                                  | 1 | - | - | -     | 2               |  |
| MOV      | 1                                    | - | - | - | -     | 1               |  |
| CMP      | 1                                    | - | - | - | -     | 1               |  |
| BNE      | 1                                    | - | - | - | -     | 1               |  |
| MOV      | 1                                    | - | - | - | -     | 1               |  |
| В        | 1+P                                  | 1 | - | - | -     | 2               |  |
| MOV      | 1                                    | - | - | - | -     | 1               |  |
| STRB     | 2                                    | - | - | - | -     | 2               |  |
| SUBS     | 1                                    | - | - | - | -     | 1               |  |
| ADDS     | 1                                    | - | - | - | -     | 1               |  |
| CMP      | 1                                    | - | - | - | -     | 1               |  |
| BNE      | 1                                    | - | - | - | -     | 1               |  |
| ADDS     | 1                                    | - | - | - | -     | 1               |  |
| CMP      | 1                                    | - | - | - | -     | 1               |  |
| IT       | 1^e                                  | - | - | - | -     | 1               |  |
| MOVEQ    | 1                                    | - | - | - | -     | 1               |  |
| POP      | 1+N+P                                | 1 | - | 3 | -     | 5               |  |
|          |                                      |   |   |   | Total | 44              |  |

As outlined by Table 1, the function stpncpy take approximately 44 clock cycles to execute. However, that value is flexible given that a clock cycle is dependent on the frequency at which

the Microcontroller is being run at. The MSP432 runs by default on 3 MHz, which means that the period of a single clock cycle is  $T=\frac{1}{f}=\frac{1}{3^*10^6}=0.333\frac{ms}{clock\,cycle}$ . With this relationship outlined, 44 clock cycles takes approximately 44  $clk*0.333\frac{ms}{clk}=14.652\,ms$ . This period of time, however, would change if the MSP432 was to run at its full potential of 48MHz. At this speed, the period length would be  $T=\frac{1}{f}=\frac{1}{48^*10^6}=0.0208\frac{ms}{clock\,cycle}$  and the function would run in as little as  $44\,clk*0.0208\frac{ms}{clk}=0.92\,ms$ .



Instruction #1 Label: stpncpy:

Line: 25

Instruction: PUSH {R4, R5, LR}

Comments: Push registers R4, R5, and LR (Link Register) onto the Stack memory. Given that the stpncpy has three inputs (\*dst, \*src, and count) and a return value, the return value is assumed to be stored into R0, while the three parameters are stored in R0, R1, and R2. Since more operations could be performed, as a safety measure, the values of R4 and R5 are pushed onto the stack to prevent data loss. Additionally, the address which the program is to return to after the function is finished is stored in the LR which is also moved to the stack in case that subroutine is called.

#### State of Relevant Registers

|        | R0      | R1      | R2    | R3 | R4 | R5 | R12 (IP) | R13 (SP) |
|--------|---------|---------|-------|----|----|----|----------|----------|
| Before | *dst[0] | *src[0] | count | 0  | 0  | 0  | 0        | 0x1000   |
| After  | *dst[0] | *src[0] | count | 0  | 0  | 0  | 0        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | 0      | LR    |
| 0x0996  | 0      | R5    |
| 0x0992  | 0      | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 0        | 0            | 0         |
| After  | 0            | 0        | 0            | 0         |

Instruction #2 Label: stpncpy:

Line: 26

Instruction: MOV R3, R0

Comments: Move the \*dst (address) from R0 to R3 to begin performing operations and memory

allocation.

#### State of Relevant Registers

|        | R0      | R1      | R2    | R3      | R4 | R5 | R12 (IP) | R13 (SP) |
|--------|---------|---------|-------|---------|----|----|----------|----------|
| Before | *dst[0] | *src[0] | count | 0       | 0  | 0  | 0        | 0x0988   |
| After  | *dst[0] | *src[0] | count | *dst[0] | 0  | 0  | 0        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 0        | 0            | 0         |
| After  | 0            | 0        | 0            | 0         |

Instruction #3 Label: stpncpy:

Line: 27

Instruction: MOV IP, #0

Comments: Change the value of the IP register to 0 to use as a counter.

# State of Relevant Registers

|        | R0      | R1      | R2    | R3      | R4 | R5 | R12 (IP) | R13 (SP) |
|--------|---------|---------|-------|---------|----|----|----------|----------|
| Before | *dst[0] | *src[0] | count | *dst[0] | 0  | 0  | 0        | 0x0988   |
| After  | *dst[0] | *src[0] | count | *dst[0] | 0  | 0  | 0        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 0        | 0            | 0         |
| After  | 0            | 0        | 0            | 0         |

Instruction #4 Label: stpncpy:

Line: 28

Instruction: **B**.L2

Comments: Branch to label .L2

# State of Relevant Registers

|        | R0      | R1      | R2    | R3      | R4 | R5 | R12 (IP) | R13 (SP) |
|--------|---------|---------|-------|---------|----|----|----------|----------|
| Before | *dst[0] | *src[0] | count | *dst[0] | 0  | 0  | 0        | 0x0988   |
| After  | *dst[0] | *src[0] | count | *dst[0] | 0  | 0  | 0        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 0        | 0            | 0         |
| After  | 0            | 0        | 0            | 0         |

Instruction #5 Label: .L5

Line: 30

Instruction: LDRB R5, [R1, IP]

Comments: Load the value stored at the address of \*src with an offset of IP and store this into

R5.

# State of Relevant Registers

|        | R0      | R1      | R2    | R3      | R4 | R5          | R12 (IP) | R13 (SP) |
|--------|---------|---------|-------|---------|----|-------------|----------|----------|
| Before | *dst[0] | *src[0] | count | *dst[0] | 0  | 0           | 0        | 0x0988   |
| After  | *dst[0] | *src[0] | count | *dst[0] | 0  | *src[0 + 0] | 0        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 0        | 0            | 0         |
| After  | 0            | 0        | 0            | 0         |

# Instruction #6

Label: .L5 Line: 31

Instruction: SUBS R2, R2, #1

Comments: Decrement count by 1 to prepare for data transfer between source and destination.

# State of Relevant Registers

|        | R0      | R1      | R2     | R3      | R4 | R5          | R12 (IP) | R13 (SP) |
|--------|---------|---------|--------|---------|----|-------------|----------|----------|
| Before | *dst[0] | *src[0] | count  | *dst[0] | 0  | *src[0 + 0] | 0        | 0x0988   |
| After  | *dst[0] | *src[0] | count- | *dst[0] | 0  | *src[0]     | 0        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 0        | 0            | 0         |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: STRB R5, [R0, IP]

Comments: Copy the value of \*scr at index PI into \*dst at index PI

# State of Relevant Registers

|        | R0                | R1      | R2     | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|--------|---------|----|---------|----------|----------|
| Before | *dst[0]           | *src[0] | count- | *dst[0] | 0  | *src[0] | 0        | 0x0988   |
| After  | *dst[0] = *src[0] | *src[0] | count  | *dst[0] | 0  | *src[0] | 0        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 0            | 1 or 0   | 0            | 0         |

Instruction: ADDS R4, R3, #1

Comments: Increment \*dst[0] by 1 to access the next area of memory in the array.

# State of Relevant Registers

|        | R0                | R1      | R2    | R3      | R4          | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|-------|---------|-------------|---------|----------|----------|
| Before | *dst[0] = *src[0] | *src[0] | count | *dst[0] | 0           | *src[0] | 0        | 0x0988   |
| After  | *dst[0] = *src[0] | *src[0] | count | *dst[0] | *dst[0 + 1] | *src[0] | 0        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 1 or 0   | 0            | 0         |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Comments: Increment the counter IP to access the next memory location in the strings.

# State of Relevant Registers

|        | R0                | R1      | R2    | R3      | R4          | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|-------|---------|-------------|---------|----------|----------|
| Before | *dst[0] = *src[0] | *src[0] | count | *dst[0] | *dst[0 + 1] | *src[0] | 0        | 0x0988   |
| After  | *dst[0] = *src[0] | *src[0] | count | *dst[0] | *dst[1]     | *src[0] | 1        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: CBNZ R5, .L3

Comments: Determine if the current \*src character is a NULL character. If the character is not a

NULL character, branch to .L3.

# State of Relevant Registers

|        | R0                | R1      | R2    | R3      | R4      | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|-------|---------|---------|---------|----------|----------|
| Before | *dst[0] = *src[0] | *src[0] | count | *dst[0] | *dst[1] | *src[0] | 1        | 0x0988   |
| After  | *dst[0] = *src[0] | *src[0] | count | *dst[0] | *dst[1] | *src[0] | 1        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: MOV R0, R3

Comments: If the current character in \*src is not NULL, update R0 with \*dst[0].

# State of Relevant Registers

|        | R0                | R1      | R2    | R3      | R4      | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|-------|---------|---------|---------|----------|----------|
| Before | *dst[0] = *src[0] | *src[0] | count | *dst[0] | *dst[1] | *src[0] | 1        | 0x0988   |
| After  | *dst[0] = *src[0] | *src[0] | count | *dst[0] | *dst[1] | *src[0] | 1        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: MOV R3, R4

Comments: Move the \*dst (address) from R4 to R3.

# State of Relevant Registers

|        | R0                | R1      | R2    | R3      | R4      | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|-------|---------|---------|---------|----------|----------|
| Before | *dst[0] = *src[0] | *src[0] | count | *dst[0] | *dst[1] | *src[0] | 1        | 0x0988   |
| After  | *dst[0] = *src[0] | *src[0] | count | *dst[1] | *dst[1] | *src[0] | 1        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: MOV R4, R2

Comments: Move count variable to R4.

# State of Relevant Registers

|        | R0 | R1      | R2 | R3      | R4      | R5      | R12 (IP) | R13 (SP) |
|--------|----|---------|----|---------|---------|---------|----------|----------|
| Before | 0  | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |
| After  | 0  | *src[0] | 0  | *dst[2] | 0       | *src[1] | 2        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 1        | 0            | 0         |
| After  | 0            | 1        | 0            | 0         |

Instruction: MOVS R1, #0 Comments: Clear the \*src address.

# State of Relevant Registers

|        | R0 | R1      | R2 | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|----|---------|----|---------|----|---------|----------|----------|
| Before | 0  | *src[0] | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | 0  | 0       | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 1        | 0            | 0         |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: B .L4

Comments: Branch to .L4.

# State of Relevant Registers

|        | R0 | R1 | R2 | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|----|----|----|---------|----|---------|----------|----------|
| Before | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: MOV R3, R4

Comments: Move the \*dst (address) from R4 to R3.

# State of Relevant Registers

|        | R0                | R1      | R2 | R3      | R4      | R5      | R12 (IP) | R13 (SP)          |
|--------|-------------------|---------|----|---------|---------|---------|----------|-------------------|
| Before | *dst[1] = *src[1] | *src[0] | 0  | *dst[1] | *dst[2] | *src[1] | 2        | *dst[1] = *src[1] |
| After  | *dst[1] = *src[1] | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | *dst[1] = *src[1] |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: CMP  $\mathbb{R}^2$ , #0 Comments: Check if count is zero.

# State of Relevant Registers

|        | R0                | R1      | R2 | R3      | R4      | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|----|---------|---------|---------|----------|----------|
| Before | *dst[1] = *src[1] | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |
| After  | *dst[1] = *src[1] | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 0            | 1 or 0   | 0            | 0         |

Instruction: BNE .L5

Comments: If count is not zero, branch to .L5

# State of Relevant Registers

|        | R0                | R1      | R2 | R3      | R4      | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|----|---------|---------|---------|----------|----------|
| Before | *dst[1] = *src[1] | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |
| After  | *dst[1] = *src[1] | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 1 or 0   | 0            | 0         |
| After  | 0            | 0        | 0            | 0         |

Instruction: MOV R0, R2

Comments: If count is zero, store count (R2) in R0.

# State of Relevant Registers

|        | R0                | R1      | R2 | R3      | R4      | R5      | R12 (IP) | R13 (SP) |
|--------|-------------------|---------|----|---------|---------|---------|----------|----------|
| Before | *dst[1] = *src[1] | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |
| After  | 0                 | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 0        | 0            | 0         |
| After  | 0            | 1        | 0            | 0         |

Instruction: **B** .L6

Comments: Branch to .L6

# State of Relevant Registers

|        | R0 | R1      | R2 | R3      | R4      | R5      | R12 (IP) | R13 (SP) |
|--------|----|---------|----|---------|---------|---------|----------|----------|
| Before | 0  | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |
| After  | 0  | *src[0] | 0  | *dst[2] | *dst[2] | *src[1] | 2        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 0            | 1        | 0            | 0         |
| After  | 0            | 1        | 0            | 0         |

Instruction: MOV IP, #0

Comments: Reset the IP counter for the program.

# State of Relevant Registers

|        | R0 | R1 | R2 | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|----|----|----|---------|----|---------|----------|----------|
| Before | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 0        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 0        | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 0        | 1 or 0       | 1 or 0    |

Comments: Store the value in the IP register into the address of R3 shifted by an offset of R1.

# State of Relevant Registers

|        | R0 | R1 | R2 | R3      | R4 | R5      | R12 (IP)        | R13 (SP) |
|--------|----|----|----|---------|----|---------|-----------------|----------|
| Before | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 0               | 0x0988   |
| After  | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | *dst[2 + 0] = 0 | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 0        | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 0        | 1 or 0       | 1 or 0    |

Instruction: SUBS R4, R4, #1

Comments: Subtract 1 from the current value of R4 and store it back into the same register.

Force conditional flag update.

# State of Relevant Registers

|        | R0 | R1 | R2 | R3      | R4 | R5      | R12 (IP)    | R13 (SP) |
|--------|----|----|----|---------|----|---------|-------------|----------|
| Before | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | *dst[2 + 0] | 0x0988   |
| After  | 0  | 0  | 0  | *dst[2] | -1 | *src[1] | *dst[2 + 0] | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1            | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: ADDS R1, R1, #1

Comments: Add 1 to the current value in register R1. Force conditional flag update.

# State of Relevant Registers

|        | R0 | R1 | R2 | R3      | R4 | R5      | R12 (IP)    | R13<br>(SP) |
|--------|----|----|----|---------|----|---------|-------------|-------------|
| Before | 0  | 0  | 0  | *dst[2] | -1 | *src[1] | *dst[2 + 0] | 0x0988      |
| After  | 0  | 1  | 0  | *dst[1] | -1 | *src[1] | *dst[2 + 0] | 0x0988      |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: CMP R4, #0

Comments: Check if the count is equal to zero

# State of Relevant Registers

|        | R0 | R1 | R2 | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|----|----|----|---------|----|---------|----------|----------|
| Before | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: BNE .L7

Comments: If count is not equal to zero, branch to .L7

# State of Relevant Registers

|        | R0 | R1 | R2 | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|----|----|----|---------|----|---------|----------|----------|
| Before | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | 0  | 0  | 0  | *dst[2] | 0  | *src[1] | 2        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 0        | 1 or 0       | 1 or 0    |

Instruction: ADDS R2, R3, R2

Comments: Add the values in R3 and R2 and store them in R2

# State of Relevant Registers

|        | R0 | R1 | R2         | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|----|----|------------|---------|----|---------|----------|----------|
| Before | 0  | 0  | 0          | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | 0  | 0  | *dst[0 +2] | *dst[2] | 0  | *src[1] | 2        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 0        | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1        | 1 or 0       | 1 or 0    |

Instruction: CMP R0, #0

Comments: Check if the value at R0 is zero.

# State of Relevant Registers

|        | R0 | R1 | R2      | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|----|----|---------|---------|----|---------|----------|----------|
| Before | 0  | 0  | *dst[2] | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | 0  | 0  | *dst[2] | *dst[2] | 0  | *src[1] | 2        | 0x0988   |

#### Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1        | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |

Instruction: IT EQ

Comments: Execute IT Block if R0 = 0

# State of Relevant Registers

|        | R0 | R1 | R2      | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|----|----|---------|---------|----|---------|----------|----------|
| Before | 0  | 0  | *dst[2] | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | 0  | 0  | *dst[2] | *dst[2] | 0  | *src[1] | 2        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

# State of Condition Flags

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1 or 0   | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1        | 1 or 0       | 1 or 0    |

Instruction #30 Label: .L4: Line: 60

Instruction: MOVEQ R0, R2

Comments: If R0 = 0, copy the contents of R2 into R0

# State of Relevant Registers

|        | R0      | R1 | R2      | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|---------|----|---------|---------|----|---------|----------|----------|
| Before | 0       | 0  | *dst[2] | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | *dst[2] | 0  | *dst[2] | *dst[2] | 0  | *src[1] | 2        | 0x0988   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1        | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 1        | 1 or 0       | 1 or 0    |

Instruction: POP {R4, R5, PC}

Comments: Balance the stack to avoid memory issues

# State of Relevant Registers

|        | R0      | R1 | R2      | R3      | R4 | R5      | R12 (IP) | R13 (SP) |
|--------|---------|----|---------|---------|----|---------|----------|----------|
| Before | *dst[2] | 0  | *dst[2] | *dst[2] | 0  | *src[1] | 2        | 0x0988   |
| After  | *dst[2] | 0  | *dst[2] | *dst[2] | 0  | 0       | 2        | 0x1000   |

# Stack Diagram

| Address | Before | After |
|---------|--------|-------|
| 0x1000  | LR     | LR    |
| 0x0996  | R5     | R5    |
| 0x0992  | R4     | R4    |
| 0x0988  | 0      | 0     |

|        | N (Negative) | Z (Zero) | V (Overflow) | C (Carry) |
|--------|--------------|----------|--------------|-----------|
| Before | 1 or 0       | 1        | 1 or 0       | 1 or 0    |
| After  | 1 or 0       | 0        | 1 or 0       | 1 or 0    |

Appendix A

|                              |                          |                        | .L4                     |                |                   |                  |               | .L6              |                         |               | į                 | - 3                |                   | .L3               |                        |                   | į                      | _<br>"            |                |                | .[.                | -<br>-            | .L3               |                         |                          |                        | . Е             | -<br>n                 |                   |                |                | .[.                | - 3               |               | advirday         | 2                |                    |         | Label                                                      |                                |
|------------------------------|--------------------------|------------------------|-------------------------|----------------|-------------------|------------------|---------------|------------------|-------------------------|---------------|-------------------|--------------------|-------------------|-------------------|------------------------|-------------------|------------------------|-------------------|----------------|----------------|--------------------|-------------------|-------------------|-------------------------|--------------------------|------------------------|-----------------|------------------------|-------------------|----------------|----------------|--------------------|-------------------|---------------|------------------|------------------|--------------------|---------|------------------------------------------------------------|--------------------------------|
| POP                          | MOVEQ                    | 7                      | CMP                     | ADDS           | BNE               | CMP              | В             | NOVS             | MOV                     | В             | MOV               | BNE                | CMP               | MOV               | CBNZ                   | ADD               | ADDS                   | STRB              | SUBS           | LDRB           | BNE                | CMP               | MOV               | MOV                     | MOV                      | CBNZ                   | ADD             | ADDS                   | STRB              | SUBS           | LDRB           | BNE                | CMP               | В             | MOV              | MOV              | PUSH               | N/A     |                                                            | e.g stpr                       |
| {R4, R5, PC                  | R0, R2                   | EQ.                    | R0, #0                  | R2, R3, R2     | .L7               | R4, #0           | .L4           | R1, #0           | R4, R2                  | .L6           | R0, R2            | .L5                | R2, #0            | R3, R4            | R5, .L3                | IP, IP, #1        | R4, R3, #1             | R5, [R0, IP]      | R2, R2, #1     | R5, [R1, IP]   | .L5                | R2, #0            | R3, R4            | R3, R4                  | R0, R3                   | R5, .L3                | IP, IP, #1      | R4, R3, #1             | R5, [R0, IP]      | R2, R2, #1     | R5, [R1, IP]   | .L5                | R2, #0            | .L2           | IP, #0           | R3, R0           | {R4, R5, LR}       | N/A     | Mnemonic Arguments                                         | e.g stpncpy(dst[5], src[5], 2) |
| [R4, R5, PC] Balance the sta | If R0 = 0, copy 1 1 or 0 | Execute IT Bloc 1 or 0 | Check if the val 1 or 0 | Add the values | If count is not e | Check if the cou | Branch to .L4 | Clear the *src a | Count variable t 1 or 0 | Branch to .L6 | If count is zero, | If count is not ze | Check if count is | Move the *dst (a  | Detemine if the 1 or 0 | Increment the c   | Increment *dst[ 1 or 0 | Copy the value    | Decrement cour | Load the value | If count is not ze | Check if count is | Move the *dst (a  | Move the *dst (; 1 or 0 | If the current ch 1 or 0 | Detemine if the 1 or 0 | Increment the c | Increment *dst[ 1 or 0 | Copy the value    | Decrement cour | Load the value | If count is not ze | Check if count is | Branch to .L2 | Change the value | Move the *dst (; | } Store current re |         | Notes                                                      | [b], 2)                        |
| a 1 or 0                     | 1 1 or 0                 | c 1 or 0               | 1 or 0                  | 1 or 0         | 1 or 0            | 1 or 0           | 1 or 0        | a 1 or 0         | 1 1 or 0                | 0             | 0                 | 0                  | 0                 | (i 1 or 0         | 1 or 0                 | c 1 or 0          | [ 1 or 0               | 0                 | 1 or 0         | 0              | 0                  | 0                 | (i 1 or 0         | (i 1 or 0               | h 1 or 0                 | 1 or 0                 | c 1 or 0        | ( 1 or 0               | 0                 | 1 or 0         | 0              | 0                  | 0                 | 0             | 0                | 0                | е 0                | 0       | z                                                          |                                |
| 0                            | _                        | _                      | 1 or 0                  | _              | 0                 | 1 or 0           | 1 or 0        | 1 or 0           | 1 or 0                  | _             | _                 | 0                  | 1 or 0            | 1 or 0            | 1 or 0                 | 1 or 0            | 1 or 0                 | 1 or 0            | 1 or 0         | 0              | 0                  | 1 or 0            | 1 or 0            | 1 or 0                  | 1 or 0                   | 1 or 0                 | 1 or 0          | 1 or 0                 | 1 or 0            | 1 or 0         | 0              | 0                  | 1 or 0            | 0             | 0                | 0                | 0                  | 0       | Z                                                          | 9                              |
| 1 or 0                       | 1 or 0                   | 1 or 0                 | 1 or 0                  | 1 or 0         | 1 or 0            | 1 or 0           | 1 or 0        | 1 or 0           | 1 or 0                  | 0             | 0                 | 0                  | 0                 | 1 or 0            | 1 or 0                 | 1 or 0            | 1 or 0                 | 0                 | 1 or 0         | 0              | 0                  | 0                 | 1 or 0            | 1 or 0                  | 1 or 0                   | 1 or 0                 | 1 or 0          | 1 or 0                 | 0                 | 1 or 0         | 0              | 0                  | 0                 | 0             | 0                | 0                | 0                  | 0       | c                                                          | 9                              |
| 1 or 0                       | 1 or 0                   | 1 or 0                 | 1 or 0                  | 1 or 0         | 1 or 0            | 1 or 0           | 1 or 0        | 1 or 0           | 1 or 0                  | 0             | 0                 | 0                  | 0                 | 1 or 0            | 1 or 0                 | 1 or 0            | 1 or 0                 | 0                 | 1 or 0         | 0              | 0                  | 0                 | _                 | 1 or 0                  |                          | 1 or 0                 | 1 or 0          | 1 or 0                 | 0                 | 1 or 0         | 0              | 0                  | 0                 | 0             | 0                | 0                | 0                  | 0       | <                                                          | 1                              |
| *dst[2]                      | *dst[2]                  | 0                      | 0                       | 0              | 0                 | 0                | 0             | 0                | 0                       | 0             | 0                 | *dst[1] = *src[1]  | *dst[1] = *src[1] | *dst[1] = *src[1] | *dst[1] = *src[1]      | *dst[1] = *src[1] | *dst[1] = *src[1]      | *dst[1] = *src[1] | *dst[0]        | *dst[0]        | *dst[0]            | *dst[0] = *src[0] | *dst[0] = *src[0] |                         |                          |                        | _               | *dst[0] = *src[0]      | *dst[0] = *src[0] | *dst[0]        | *dst[0]        | *dst[0]            | *dst[0]           | *dst[0]       | *dst[0]          | *dst[0]          | *dst[0]            | *dst[0] | RO                                                         | Purpose                        |
| 0                            | 0                        | 0                      | 0                       | 0              | 0                 | 0                | 0             | 0                | *src[0]                 | *src[0]       | *src[0]           | *src[0]            | *src[0]           | *src[0]           | *src[0]                | *src[0]           | *src[0]                | *src[0]           | *src[0]        | *src[0]        | *src[0]            | *src[0]           | *src[0]           | *src[0]                 | *src[0]                  | *src[0]                | *src[0]         | *src[0]                | *src[0]           | *src[0]        | *src[0]        | *src[0]            | *src[0]           | *src[0]       | *src[0]          | *src[0]          | *src[0]            | *src[0] | R.                                                         | Purpose                        |
| *dst[2]                      | *dst[2]                  | *dst[2]                | *dst[2]                 | *dst[2]        | 0                 | 0                | 0             | 0                | 0                       | 0             | 0                 | 0                  | 0                 | 0                 | 0                      | 0                 | 0                      | 0                 | 0              | 1              | 1                  | 1                 | 1                 | 1                       | _                        | 1                      | 1               | 1                      | 1                 | _              | 2              | 2                  | 2                 | 2             | 2                | 2                | 2                  | 2       | R2                                                         | Purpose                        |
| *dst[2]                      | *dst[2]                  | *dst[2]                | *dst[2]                 | *dst[2]        | *dst[2]           | *dst[2]          | *dst[2]       | *dst[2]          | *dst[2]                 | *dst[2]       | *dst[2]           | *dst[2]            | *dst[2]           | *dst[2]           | *dst[1]                | *dst[1]           | *dst[1]                | *dst[1]           | *dst[1]        | *dst[1]        | *dst[1]            | *dst[1]           | *dst[1]           | *dst[1]                 | *dst[0]                  | *dst[0]                | *dst[0]         | *dst[0]                | *dst[0]           | *dst[0]        | *dst[0]        | *dst[0]            | *dst[0]           | *dst[0]       | *dst[0]          | *dst[0]          | 0                  | 0       | R3                                                         | Purpose                        |
| ×                            | 0                        | 0                      | 0                       | 0              | 0                 | 0                | 0             | 0                | 0                       | *dst[2]       | *dst[2]           | *dst[2]            | *dst[2]           | *dst[2]           | *dst[2]                | *dst[2]           | *dst[1 + 1             | *dst[1]           | *dst[1]        | *dst[1]        | *dst[1]            | *dst[1]           | *dst[1]           | *dst[1]                 | *dst[1]                  | *dst[1]                | *dst[1]         | *dst[0 + 1             | ×                 | ×              | ×              | ×                  | ×                 | ×             | ×                | ×                | ×                  | ×       | ₽                                                          | Purpose                        |
| ×                            | *src[1]                  | *src[1]                | *src[1]                 | *src[1]        | *src[1]           | *src[1]          | *src[1]       | *src[1]          | *src[1]                 | *src[1]       | *src[1]           | *src[1]            | *src[1]           | *src[1]           | *src[1]                | *src[1]           | *src[1]                | *src[1]           | *src[1]        | *src[1]        | *src[0]            | *src[0]           | *src[0]           | *src[0]                 | *src[0]                  | *src[0]                | *src[0]         | *src[0]                | *src[0]           | *src[0]        | *src[0 + 0]    | ×                  | ×                 | ×             | ×                | ×                | ×                  | ×       | R5                                                         | Purpose                        |
| 2                            | 2                        | 2                      | 2                       | 2              | 2                 | 2                | 2             | 2                | 2                       | 2             | 2                 | 2                  | 2                 | 2                 | 2                      | 2                 | _                      | _                 | _              | 1              | _                  | 1                 | 1                 | 1                       | _                        | 1                      | _               | 0                      | 0                 | 0              | 0              | 0                  | 0                 | 0             | 0                | N/A              | N/A                | N/A     | R12 (IP)                                                   | Call                           |
| 0x1000                       | 0x0988                   | 0x0988                 | 0x0988                  | 0x0988         | 0x0988            | 0x0988           | 0x0988        | 0x0988           | 0x0988                  | 0x0988        | 0x0988            | 0x0988             | 0x0988            | 0x0988            | 0x0988                 | 0x0988            | 0x0988                 | 0x0988            | 0x0988         | 0x0988         | 0x0988             | 0x0988            | 0x0988            | 0x0988                  | 0x0988                   | 0x0988                 | 0x0988          | 0x0988                 | 0x0988            | 0x0988         | 0x0988         | 0x0988             | 0x0988            | 0x0988        | 0x0988           | 0x0988           | 0x0988             | 0x1000  | R13 (SF                                                    | Pointer                        |
| FR                           |                          |                        |                         |                | .L7               |                  | .L4           |                  |                         | .L6           |                   | .L5                |                   |                   | .L3                    |                   |                        |                   |                |                | .L5                |                   |                   |                         |                          | .L3                    |                 |                        |                   |                |                | .L5                |                   | .i.           |                  |                  | _                  |         | R13 (SP) R15 (PC) 0x1000 0x1000 0x996 0x0992 0x0988 0x0980 | Counter                        |
| 0                            | 0                        | 0                      | 0                       | 0              | 0                 | 0                | 0             | 0                | 0                       | _             | _                 |                    | _                 | 0                 | 0                      | 0                 | 0                      | 0                 | 0              | 0              | 0                  | 0                 | 0                 | 0                       | 0                        | 0                      | 0               | 0                      | 0                 | 0              | 0              | 0                  | 0                 | 0             | 0                | 0                | 0                  | 0       | 0x1000                                                     |                                |
| 두                            | 둤                        | 둤                      | 둤                       | 듄              | 둤                 | 둤                | 듄             | 둤                | 둤                       | 0 LR          | o<br>FR           | 0<br>LR            | 0 LR              | 둤                 | 듄                      | 둤                 | 듄                      | 듄                 | 둤              | 둤              | 두                  | 듄                 | 두                 | 두                       | 듄                        | 듔                      | 둤               | 둤                      | 둤                 | 듄              | 듄              | 두                  | 듄                 | 듔             | 듄                | 두                | 듄                  | 0       | 0x100                                                      |                                |
| R5                           | R5                       | R5                     | R5                      | R5             | R5                | R5               | R5            | R5               | R5                      | R5            | R5                | R5                 | R5                | R5                | R5                     | R5                | R5                     | R5                | R5             | R5             | R5                 | R5                | R5                | R5                      | RS                       | R5                     | R5              | R5                     | R5                | R5             | R5             | R5                 | R5                | R5            | R5               | R5               | R5                 | 0       | 0x996                                                      |                                |
| R4                           | R4                       | R4                     | R4                      | R4             | R4                | R4               | R4            | R4               | R4                      | R4            | R4                | R4                 | R4                | R4                | R4                     | R4                | R4                     | R4                | R4             | R4             | R4                 | R4                | R4                | R4                      | R                        | R2                     | R4              | R4                     | R4                | R4             | R4             | R4                 | R4                | R4            | R4               | R4               | R <sub>4</sub>     | 0       | 0x0992                                                     |                                |
|                              | 0                        | 0                      | 0                       | 0              | 0                 | 0                | 0             | 0                | 0                       | 0             | 0                 | 0                  | 0                 | 0                 | 0                      | 0                 | 0                      | 0                 | 0              | 0              | 0                  | 0                 | 0                 | 0                       | 0                        | 0                      | 0               | 0                      | 0                 | 0              | 0              | 0                  | 0                 | 0             | 0                | 0                | 0                  | 0       | 0x098                                                      |                                |
| 0                            | 0                        | 0                      | 0                       | 0              | 0                 | 0                | 0             | 0                | 0                       |               |                   |                    |                   | 0                 | 0                      | 0                 | 0                      | 0                 | 0              | 0              | 0                  | 0                 | 0                 | 0                       | 0                        | 0                      | 0               | 0                      | 0                 | 0              | 0              | 0                  | 0                 | 0             | 0                | 0                | 0                  | 0       | 8 0x098                                                    |                                |