### REVANTH SAI NANDAMURI

## **Hvderabad India**

| E-mail: revanthsai.nandamuri@gmail.com | Mobile: +919581262000 | Portfolio: https://revanthnandamuri341b0.github.io GitHub: https://github.com/RevanthNandamuri1341b0 | LinkedIn: https://www.linkedin.com/in/revanth-nandamuri

Seeking entry level full-time opportunities in the field of Design Verification

**B-Tech (School of Electronics and Communication Engineer)** 

**CGPA: 8.4** 

(2022)

Vellore Institute of Technology-AP University, Amaravati, Andhra Pradesh, India

Course Work:

**Problem Solving using Python Data Structures and Algorithms Embedded Programming** Microcontrollers and Interfacing Sensor Systems **VLSI System Design**  **Digital Logic Design Digital System Design using FPGAs**  **HDL Verification and Methodology** 

SoC Design

**SKILLS** 

Hardware Descriptive Languages Verilog, SystemVerilog

Methodologies **Universal Verification Methodology (UVM) Embedded Programming Languages** Embedded C, Python (Raspberry), LPC1768, LPC2148

**Embedded Systems** Arduino, NodeMCU, Raspberry Pi

**Programming Languages** C, Python

Arduino IDE, LabVIEW, VSCode, Xilinx Vivado, ModelSim, QuestaSim Editors/Tools

## **Pre-Silicon Projects**

#### Design and Verification Environment for Memory model (2021)

- Domain: Verilog, SystemVerilog and UVM
- Description: Developed SV and UVM Verification Environment for Synchronous read/write Memory model.
  - Designed a simple Memory Model Using Verilog Developed Master and Slave Agents

  - Developed Slave Sequencer, driver, and monitor. Developed Out-Of-Order scoreboard.

  - Developed Functional Coverage component.
  - Developed Callbacks to implement error injection mechanism. Developed RAL Environment to configure CSR's.

  - Developed backdoor RAL classes to configure CSR's.
  - Developed master Sequences with Test Cases.
  - Developed Slave sequence.
  - Running/Debugging Test Cases.

#### Verification Environment for Router 4x4 Design (2021)

- **Domain:** SystemVerilog and UVM
- **Description**: Developed SV and UVM Verification Environment for Router 4x4 DUT.
  - Developed Master and Slave Agents.
  - Developed Out-Of-Order scoreboard.
  - Developed Functional Coverage component.

    Developed Callbacks to implement error injection mechanism.

  - Developed RAL Environment to configure CSR's.
  - Developed Sequences and Test Cases Running/Debugging Test Cases
- Design and Verification Environment for ALU Design (2021)
  - Domain: Verilog and UVM
  - Description: Developed UVM Verification Environment for ALU DUT.
    - Designed a simple ALU with Using Verilog.
    - 4-bit Operator with 16 Possible Operations.
    - **Developed Master and Slave Agents.**

    - Developed DPI-C reference model.

      Developed Predictor component with DPI reference model.
    - Developed In-Order scoreboard.
    - Developed Functional Coverage component.
    - Developed Sequences and Test Cases.
    - **Running/Debugging Test Cases**

#### Design and Verification Environment for UART Design (2021)

- Domain: Verilog, SystemVerilog and UVM
- Description: Developed UVM Verification Environment for ALU DUT.
  - Designed a simple **UART** with Using **Verilog**
  - Designed to work at 115200 baud
  - Developed Master and Slave Agents.
  - Developed Functional Coverage component.
  - Developed Sequences and Test Cases. Running/Debugging Test Cases.

# **INNOVATIONS**

- Self-initiated idea titled "Portable UV-C Sanitizer" has been accepted and published as an 'Indian Patent' with an application number 202041033151.
- Self-initiated idea titled "Smart Electrical Measurement System" has been accepted and published as an 'Indian Patent' with an application number 202141026739.
- Self-initiated idea titled " Multimeter on Gloves" has been accepted and published as an 'Indian Patent' with an application number 202141030637.
- Secured 1st prize, in Code-a-thon contest a 24 hours Hardware Descriptive Language Hackathon. Target achieved to the Given Problem statement in 20 Hours
- Secured 3<sup>rd</sup> place, in ARM wrestling competition of coding on LPC2148, target achieved within 6 hours.

# **Academic Projects**

# 1. HOME+ 2.0 (2019)

- Domain: Embedded Systems and IoT.
- **Description**: A simple home automation system developed for Controlling Electrical Utilities using BLYNK. This is developed by interfacing utility switches with BLYNK via NodeMCU, which is programmed in Embedded C Language.

#### 2. HOME+ 3.0 (2021)

- Domain: Embedded Systems and IoT.
- **Description**: A better and upgraded version of HOME+2.0 which is developed for Controlling Domestic Electrical Utilities using ALEXA. This is developed by interfacing utility switches with ALEXA via NodeMCU, which is programmed in Embedded C Language.

#### 3. Class Attending bot using Python (2021)

- Domain: Python.
- **Description**: Developed a bot Using Python that attends the Online classes in the Microsoft Teams Platform As per Users' schedule at pinpointed time, to reduce the issue of not been able to attend on time.

#### **Personal Attires:**

# Strengths

- Adaptability
- Self-learner
- Leadership skills
- o Reverse Engineering

#### Hobbies

- o Watching Football
- Playing Football
- Experimenting new cuisine
- Making Daily routine efficient

### **Declaration**

I hereby declare that the above information is true to best of my knowledge.

Place: Hyderabad, India.

Date: 18th March 2021 Revanth Sai Nandamuri