

μPD2114L μPD2114L-1 μPD2114L-2 μPD2114L-3/ μPD2114L-5/

## 4096 BIT (1024 $\times$ 4 BITS) STATIC RAM

#### DESCRIPTION

The NEC  $\mu$ PD2114L is a 4096 bit static Random Access Memory organized as 1024 words by 4 bits using N-channel Silicon-gate MOS technology. It uses fully DC stable (static) circuitry throughout, in both the array and the decoding. It therefore requires no clocks or refreshing to operate and simplifies system design. The data is read out nondestructively and has the same polarity as the input data. Common input/output pins are provided.

The  $\mu$ PD2114L is designed for memory applications where high performance, low cost, large bit storage, and simple interfacing are important design objectives. The  $\mu$ PD2114L is placed in an 18-pin package for the highest possible density.

It is directly TTL compatible in all respects: inputs, outputs, and a single +5V supply. A separate Chip Select ( $\overline{CS}$ ) lead allows easy selection of an individual package when outputs are OR-Tied.

#### **FEATURES**

- · Access Time: Selection from 150-450 ns
- Single +5 Volt Supply
- Directly TTL Compatible All Inputs and Outputs
- Completely Static No Clock or Timing Strobe Required
- Low Operating Power Typically 0.06 mW/Bit
- Identical Cycle and Access Times
- Common Data Input and Output using Three-State Output
- High Density 18-pin Plastic and Ceramic Packages
- Replacement for 2114L and Equivalent Devices

#### PIN CONFIGURATION



#### **PIN NAMES**

| A <sub>0</sub> -A <sub>9</sub> | Address Inputs    |
|--------------------------------|-------------------|
| WE                             | Write Enable      |
| cs                             | Chip Select       |
| 1/01-1/04                      | Data Input/Output |
| Vcc                            | Power (+5V)       |
| GND                            | Ground            |

Rev/2



**RATINGS\*** 

Note: 1 With respect to ground.

 $T_a = 25^{\circ}C$ 

\*COMMENT: Stress above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device

 $T_a = 0^{\circ} C$  to  $70^{\circ} C$ ;  $V_{CC} = +5V \pm 10\%$  unless otherwise noted.

|                                        | I               |      | LIMIT | S    |      |                                                                           |
|----------------------------------------|-----------------|------|-------|------|------|---------------------------------------------------------------------------|
| PARAMETER                              | SYMBOL          | MIN  | TYP   | MAX  | UNIT | TEST CONDITIONS                                                           |
| Input Load Current<br>(All Input Pins) | LI              |      |       | 10   | μА   | V <sub>IN</sub> = 0 to 5.5V                                               |
| I/O Leakage<br>Current                 | LO              |      |       | 10   | μΑ   | CS = 2V, V <sub>I/O</sub> = 0.4V to V <sub>CC</sub>                       |
| Power Supply<br>Current                | lcc1            |      |       | 65   | mA   | V <sub>IN</sub> = 5.5V, I <sub>I/O</sub> = 0 mA,<br>T <sub>a</sub> = 25°C |
| Power Supply<br>Current                | ¹cc2            |      |       | 70   | mA   | $V_{1N} = 5.5V, I_{1/O} = 0 \text{ mA},$ $T_a = 0^{\circ} \text{ C}$      |
| Input Low Voltage                      | V <sub>IL</sub> | -3.0 |       | 0.8  | ٧    |                                                                           |
| Input High Voltage                     | V <sub>IH</sub> | 2.0  |       | 6.0  | ٧    |                                                                           |
| Output Low Current                     | loL             | 3.2  |       |      | mA   | V <sub>OL</sub> = 0.4V                                                    |
| Output High<br>Current                 | <sup>1</sup> он |      |       | -1.0 | mA   | V <sub>OH</sub> = 2.4V, V <sub>CC</sub> = 4.75V                           |
|                                        |                 |      |       |      |      | V <sub>OH</sub> = 2.2V, V <sub>CC</sub> = 4.5V                            |

Ta = 25°C; f = 1.0 MHz

|                          |                  | L   | IMITS | 3   |      | TEST                  |
|--------------------------|------------------|-----|-------|-----|------|-----------------------|
| PARAMETER                | SYMBOL           | MIN | TYP   | MAX | UNIT | CONDITIONS            |
| Input/Output Capacitance | C <sub>I/O</sub> |     |       | 8   | pf   | V <sub>I/O</sub> = 0V |
| Input Capacitance        | CIN              |     |       | 5   | pf   | VIN = 0V              |

DC CHARACTERISTICS

ABSOLUTE MAXIMUM

CAPACITANCE

AC CHARACTERISTICS Ta = 0°C to +70°C; VCC = +5V = 10%, unless otherwise noted.

|                                    |                  |     |     |     |      | LIM  | HTS   |     |      |     |      |          |                                              |
|------------------------------------|------------------|-----|-----|-----|------|------|-------|-----|------|-----|------|----------|----------------------------------------------|
| PARAMETER                          | SYMBOL           | 21  | 14L | 211 | 4L-1 | 211  | 4L-2  | 211 | 4L-3 | 211 | 4L-5 | UNIT     | TEST<br>CONDITIONS                           |
|                                    |                  | MIN | MAX | MIN | MAX  | MIN  | MAX   | MIN | MAX  | MIN | MAX  | <u> </u> | 00110110110                                  |
|                                    |                  |     |     |     | 1    | READ | YCLE  |     |      |     |      |          |                                              |
| Read Cycle Time                    | <sup>t</sup> RC  | 450 |     | 300 |      | 250  |       | 200 |      | 150 |      | ns       | tT = tf = 10 ns                              |
| Access Time                        | ¹A               |     | 450 |     | 300  |      | 250   |     | 200  |     | 150  | ns       | C <sub>L</sub> = 100 pF                      |
| Chip Selection<br>to Output Valid  | ¹co              |     | 120 |     | 100  |      | 80    |     | 70   |     | 60   | ns       | Load ≈ 1 ₹TL gate                            |
| Chip Selection<br>to Output Active | ¹CX              | 20  |     | 20  |      | 20   |       | 20  |      | 20  |      | ns       | Input Levels = 0.8 and 2.0V                  |
| Output 3-State<br>from Deselection | OTO              |     | 100 |     | 80   |      | 70    |     | 60   |     | 50   | ns       | V <sub>ref</sub> = 1.5V                      |
| Output Hold from<br>Address Change | <sup>†</sup> OHA | 50  |     | 50  |      | 50   |       | 50  |      | 50  |      | ns       |                                              |
|                                    |                  |     |     |     | v    | RITE | CYCLE |     |      |     |      |          |                                              |
| Write Cycle Time                   | twc              | 450 |     | 300 |      | 250  |       | 200 |      | 150 |      | ns .     | tT = t <sub>f</sub> = t <sub>f</sub> = 10 ns |
| Write Time                         | tw               | 200 |     | 150 |      | 120  |       | 120 |      | 80  |      | ns       | C <sub>L</sub> = 100 pF                      |
| Write Release<br>Time              | ™R               | 0   |     | 0   |      | 0    |       | 0   |      | 0   |      | ns       | Load ≈ 1 TTL gate                            |
| Output 3-State<br>from Write       | toTw             |     | 100 |     | 80   |      | 70    |     | 60   |     | 50   | ns       | Input Levels = 0.8<br>and 2.0V               |
| Data to Write<br>Time Overlap      | 'DW              | 200 |     | 150 |      | 120  |       | 120 |      | 80  |      | ns       | V <sub>ref</sub> = 1.5V                      |
| Data Hold from<br>Write Time       | тон              | 0   |     | o   |      | 0    |       | 0   |      | 0   |      | ris      |                                              |
| Address to Write<br>Setup Time     | <sup>†</sup> AW  | 0   |     | ٥   |      | 0    |       | 0   |      | 0   |      | ns       |                                              |

#### TIMING WAVEFORMS



- Notes: 1 WE is high for Read Cycle
  - 2) tw is measured from the latter of  $\overline{CS}$  or  $\overline{WE}$  going low to the earlier of  $\overline{CS}$  or  $\overline{WE}$  going high.

# μPD2114L

## PACKAGE OUTLINES µPD2114LC





(PLASTIC)

| ITEM | MILLIMETERS | 0.91 MAX. |  |  |  |
|------|-------------|-----------|--|--|--|
| . А  | 23.2 MAX.   |           |  |  |  |
| В    | 1.44        | 0.055     |  |  |  |
| c    | 2.54        | 0.1       |  |  |  |
| D    | 0.45        | 0.02      |  |  |  |
| E    | 20.32       | 0.8       |  |  |  |
| F    | 1.2         | 0.06      |  |  |  |
| G    | 2.5 MIN.    | 0.1 MIN.  |  |  |  |
| Н    | 0.5 MIN.    | 0.02 MIN. |  |  |  |
| I    | 4.6 MAX.    | 0.18 MAX  |  |  |  |
| J    | 5.1 MAX.    | 0.2 MAX.  |  |  |  |
| K    | 7.62        | 0.3       |  |  |  |
| L    | 6.7         | 0.26      |  |  |  |
| M    | 0.25        | 0.01      |  |  |  |

# Fast Page Mode Read Modify Write Cycle



Remark In the fast page mode, read, write and read modify write cycles are available for each of the consecutive CAS cycles within the same RAS cycle.

### Fast Page Mode Byte Read Modify Write Cycle



Remarks 1. In the fast page mode, read, write and read modify write cycles are available for each of the consecutive CAS cycles within the same RAS cycle.

2. This cycle can be used to control either UCAS or LCAS only. Or, it can be used to control UCAS or LCAS simultaneously, or at random.

## CAS Before RAS Self Refresh Cycle (Only for the µPD42S18160)



Remark Address, WE, OE: Don't care L I/O, U I/O: Hi-Z

#### Cautions on Use of CAS Before RAS Self Refresh

CAS before RAS self refresh can be used independently when used in combination with distributed CAS before RAS long refresh; However, when used in combination with burst CAS before RAS long refresh or with long RAS only refresh (both distributed and burst), the following cautions must be observed.

(1) Normal Combined Use of CAS Before RAS Self Refresh and Burst CAS Before RAS Long Refresh
When CAS before RAS self refresh and burst CAS before RAS long refresh are used in combination, please
perform CAS before RAS refresh as follows just before and after setting CAS before RAS self refresh.

 $\mu$ PD42S18160: 1,024 times within a 16 ms interval

(2) Normal Combined Use of CAS Before RAS Self Refresh and Long RAS Only Refresh
When CAS before RAS self refresh and RAS only refresh are used in combination, please perform RAS only refresh as follows just before and after setting CAS before RAS self refresh.

μPD42S18160: 1,024 times within a 16 ms interval

(3) If trass (MIN.) is not satisfied at the beginning of CAS before RAS self refresh cycles (tras < 100 μs), CAS before RAS refresh cycles will be executed one time.</p>

If 10  $\mu$ s < thas < 100  $\mu$ s,  $\overline{RAS}$  precharge time for  $\overline{CAS}$  before  $\overline{RAS}$  self refresh (thes) is applied. And refresh cycles as follows should be met.

μPD42S18160: 1,024 times within a 128 ms interval

For details, please refer to How to use DRAM User's Manual.

## CAS Before RAS Refresh Cycle



Remark Address, WE, OE: Don't care L I/O, U I/O: Hi-Z

## **RAS** Only Refresh Cycle



Remark WE, OE: Don't care L I/O, U I/O: Hi-Z

## Hidden Refresh Cycle (Read)

