

# **Digital Design Courses**

**UART/SPI Controller** 

**Design Requirements** 

Revision 0.0.2

24 April 2025



### **Design Requirements**

### **Digital Design Courses**

**UART/SPI** Controller

Revision 0.0.2

24 April 2025

### **TABLE OF CONTENTS**

| TABLE OF CONTENTS           |    |
|-----------------------------|----|
| LIST OF FIGURES             |    |
| LIST OF TABLES              |    |
| REVISION HISTORY            | 5  |
| 1. General requirements     | 6  |
| 2. APB_UART                 | 7  |
| 2.1. Requirements           | 7  |
| 2.2. Functional Description | 10 |
| 2.3. Registers Block        | 11 |
| 2.4. Control Flow           | 13 |
| 3. APB_SPI                  |    |
| 3.1. Requirements           | 15 |
| 3.2. Functional Description | 17 |
| 3.3. Registers Block        | 18 |
| 3.4. Control Flow           | 19 |
|                             |    |



### **LIST OF FIGURES**

| Figure 1. apb_uart block diagram                          | 8  |
|-----------------------------------------------------------|----|
| Figure 2. System using apb_uart                           |    |
| Figure 3. Parallel-to-serial data conversion control flow |    |
| Figure 4. Serial-to-parallel data conversion control flow | 14 |
| Figure 5. apb_spi block diagram                           | 15 |
| Figure 6. System using apb_spi                            |    |
| Figure 7. APB SPI flow control                            |    |



### **LIST OF TABLES**

| Table 1. apb_uart parameter description        | 9  |
|------------------------------------------------|----|
| Table 2. apb_uart signals description          |    |
| Table 3. apb uart's register block description |    |
| Table 4. apb_spi parameter description         |    |
| Table 5. apb_spi signals description           |    |
| Table 6. apb spi's register block description  | 18 |

### **REVISION HISTORY**

| Revision | Date             | Description of Changes                                                                            |
|----------|------------------|---------------------------------------------------------------------------------------------------|
| 0.0.1    | 19 February 2025 | Initial                                                                                           |
| 0.0.2    | 24 April 2025    | Update 2.3 Register Block Number of stop bits 1'b1: 2 bits - 1'b0: 1 bits Update 2.4 Control Flow |



### 1. General requirements

Each group can have a maximum of 3 members.

Submission deadline: 11:59 PM, May 10, 2025

#### **Packaging Requirements:**

**Directory Structure:** 



#### Contents:

- Specification file describing the design
- RTL source code
- Testbench source code

### 2. APB\_UART

### Simplified Universal Asynchronous Receiver/Transmitter (UART)

### **Description:**

**apb\_uart** is a simplified UART APB controller that performs two main tasks:

- Converts serial data received from a peripheral device into parallel data sent to the host (CPU).
- Converts parallel data received from the host into serial data sent to a peripheral device.

The host can read the UART operation status at any time.

### 2.1. Requirements

Supports baud rate values: 2400, 4800, 9600, 19200, 38400, 57600, 76800, 115200, 230400 (configurable via parameters).

Supports clear-to-send (CTS) and request-to-send (RTS) handshaking signals (automatic flow control).

Programmable UART frame (configured via APB registers), including:

Number of data bits: 5 to 8

Number of parity bits: 0 or 1

Parity type (if used): odd or even

Number of stop bits: 1 or 2

Operation control via the APB protocol.



Figure 1. apb\_uart block diagram



Figure 2. System using apb\_uart



Table 1. apb\_uart parameter description

| Parameter | Value                            | Description     |
|-----------|----------------------------------|-----------------|
| BAUDRATE  | `CFG_BAUDRATE<br>Default: 115200 | Baud rate value |

Table 2. apb\_uart signals description

| Signal Name    | Width                 | I/O    | Description                                                                               |  |  |  |  |  |
|----------------|-----------------------|--------|-------------------------------------------------------------------------------------------|--|--|--|--|--|
| Global Signals |                       |        |                                                                                           |  |  |  |  |  |
| clk            | 1                     | Input  | System clock signal                                                                       |  |  |  |  |  |
| reset_n        | 1                     | Input  | System asynchronous reset, active LOW                                                     |  |  |  |  |  |
|                | APB Completer Signals |        |                                                                                           |  |  |  |  |  |
| pclk           | 1                     | Input  | APB clock signal                                                                          |  |  |  |  |  |
| presetn        | 1                     | Input  | APB reset signal, active LOW, connected directly to the system reset                      |  |  |  |  |  |
| psel           | 1                     | Input  | Select, indicates that the APB completer is selected and that a data transfer is required |  |  |  |  |  |
| penable        | 1                     | Input  | Enable, indicates the second and subsequent cycles of an APB transfer                     |  |  |  |  |  |
| pwrite         | 1                     | Input  | Direction, indicates an APB write access when HIGH and an APB read access when LOW        |  |  |  |  |  |
| pstrb          | 4                     | Input  | Write strobe, indicates which byte lanes to update during write transfer                  |  |  |  |  |  |
| paddr          | 12                    | Input  | APB address bus                                                                           |  |  |  |  |  |
| pwdata         | 32                    | Input  | APB write data                                                                            |  |  |  |  |  |
| pready         | 1                     | Output | Ready, is used to extend an APB transfer by the completer                                 |  |  |  |  |  |
| pslverr        | 1                     | Output | Transfer error                                                                            |  |  |  |  |  |
| prdata         | 32                    | Output | APB read data                                                                             |  |  |  |  |  |
|                |                       |        | UART Signals                                                                              |  |  |  |  |  |
| rx             | 1                     | Input  | Serial data receive                                                                       |  |  |  |  |  |
| cts_n          | 1                     | Input  | Clear-to-send handshaking signal                                                          |  |  |  |  |  |
| tx             | 1                     | Output | Serial data transmit                                                                      |  |  |  |  |  |
| rts_n          | 1                     | Output | Request-to-send handshaking signal                                                        |  |  |  |  |  |

### 2.2. Functional Description

**apb\_uart** operates based on its register block, which provides information about the data to be processed, UART frame configuration, control signals, and status signals. For more details, refer to **Table 3**.

The host can control and monitor the module's operation by accessing its register block via the APB protocol. **apb\_uart** uses the values programmed into its registers by the host to execute the appropriate data transmission/reception process with a peripheral device through the UART protocol.

Each UART transaction transmits or receives one character, where the bit width is equal to the configured number of data bits. **Figure 2** illustrates how **apb\_uart**, the peripheral device, and the host are connected. The control flows of the module are shown in **Figures 3 and 4**.

#### Note:

- System clock signal and APB clock signal would use the same frequency.
- In case the number of data bits is smaller than **tx\_data/rx\_data** bitwidth, most significant bits of **tx\_data/rx\_data** would be unused. For example, when the number of data bits is 5, only **tx\_data**[4:0]/ **rx\_data**[4:0] are valid.



### 2.3. Registers Block

Table 3. apb\_uart's register block description

|                  |                                  |         | Dominto                  |              | Et al. Le               |          |                                                                                                                |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
|------------------|----------------------------------|---------|--------------------------|--------------|-------------------------|----------|----------------------------------------------------------------------------------------------------------------|------------------------------------------------|----|----|----|----|----|----|----|-------------|--------------|-----|-----------------------------------------------|---------------------------------------------------|
| Register<br>Name | Register<br>Description          | Address | Register<br>SW<br>Access | Field Name   | Field<br>Reset<br>Value | Position | Field Description                                                                                              |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
| tx_data_reg      | TX data<br>register              | 0x0     | RW                       | tx_data      | 0                       | [7:0]    | Parallel data from the host which is converted to serial data sent to peripheral device                        |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
|                  |                                  |         |                          | rfu          | 0                       | [31:8]   | Reserved for future use                                                                                        |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
| rx_data_reg      | RX data<br>register              | 0x4     | RO                       | rx_data      | 0                       | [7:0]    | Parallel data archived after serial-to-parallel conversion on data received on peripheral device               |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
|                  |                                  |         |                          | rfu          | 0                       | [31:8]   | Reserved for future use                                                                                        |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
|                  |                                  |         |                          | data_bit_num | 0                       | [1:0]    | The number of data bits 2'b00: 5 bits 2'b01: 6 bits 2'b10: 7 bits 2'b11: 8 bits                                |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
| cfg_reg          | UART frame configuration         | 0x8     | RW                       | RW           | RW                      | RW       | RW                                                                                                             | RW                                             | RW | RW | RW | RW | RW | RW | RW | RW          | stop_bit_num | 0   | [2]                                           | The number of stop bits 1'b1: 2 bits 1'b0: 1 bits |
|                  | register                         |         |                          |              | parity_en               | 0        | [3]                                                                                                            | Parity enable<br>1'b1: enable<br>1'b0: disable |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
|                  |                                  |         |                          |              |                         |          |                                                                                                                |                                                |    |    |    |    |    |    |    | parity_type | 0            | [4] | Parity type select<br>1'b1: Even<br>1'b0: Odd |                                                   |
|                  |                                  |         |                          | rfu          | 0                       | [31:5]   | Reserved for future use                                                                                        |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
| ctrl_reg         | Operation<br>control<br>Register | 0xC     | RW                       | start_tx     | 0                       | [0]      | Set to start converting parallel data received from the host to serial data sent to peripheral device          |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
|                  |                                  |         |                          | rfu          | 0                       | [31:1]   | Reserved for future use                                                                                        |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
|                  |                                  |         |                          | tx_done      | 1'b1                    | [0]      | Set to indicate that previous parallel-to-serial conversion on data received from the host is completed        |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
| stt_reg          | Operation status register        | 0x10    | RO                       | rx_done      | 0                       | [1]      | Set to indicate that previous serial-to-parallel conversion on data received on peripheral device is completed |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |
|                  |                                  |         |                          | parity_error | 0                       | [2]      | A parity error occurs when the parity of the received character does                                           |                                                |    |    |    |    |    |    |    |             |              |     |                                               |                                                   |



|  |  |     |   |        | not match the calculated |
|--|--|-----|---|--------|--------------------------|
|  |  |     |   |        | parity                   |
|  |  | rfu | 0 | [31:3] | Reserved for future use  |

#### 2.4. Control Flow





Figure 3. Parallel-to-serial data conversion control flow



Figure 4. Serial-to-parallel data conversion control flow

### 3. APB SPI

### Serial Peripheral Interface (SPI)Controller.

### **Description:**

apb\_spi is a simplified SPI Master controller performing two main tasks below:

- Converts serial data received from a peripheral device to parallel data sent to the host (CPU)
- Converts parallel data received from the host to serial data sent to a peripheral device

The host can read the SPI operation status at any time.

### 3.1. Requirements

- Supports number of SPI SLAVES: 1, 2, 4 (parameter configuration)
- Programmable SPI configuration (registers configuration using APB protocol), including:
  - Polarity of the clock (CPOL)
  - Timing of the data bits relative to the clock pulses (CPHA)
  - Direction Select
  - Only Master mode

Operation control using APB protocol.



Figure 5. apb\_spi block diagram





Figure 6. System using apb\_spi

Table 4. apb\_spi parameter description

| Parameter     | Value                             | Description          |  |  |
|---------------|-----------------------------------|----------------------|--|--|
| SPI_SLAVE_NUM | ` CFG_SPI_SLAVE_NUM<br>Default: 2 | Number of SPI Slaves |  |  |

Table 5. apb\_spi signals description

| Signal Name | Width                 | I/O    | Description                                                                               |  |  |  |  |  |
|-------------|-----------------------|--------|-------------------------------------------------------------------------------------------|--|--|--|--|--|
|             | Global Signals        |        |                                                                                           |  |  |  |  |  |
| clk         | 1                     | Input  | System clock signal                                                                       |  |  |  |  |  |
| reset_n     | 1                     | Input  | System asynchronous reset, active LOW                                                     |  |  |  |  |  |
|             | APB Completer Signals |        |                                                                                           |  |  |  |  |  |
| pclk        | 1                     | Input  | APB clock signal                                                                          |  |  |  |  |  |
| presetn     | 1                     | Input  | APB reset signal, active LOW, connected directly to the system reset                      |  |  |  |  |  |
| psel        | 1                     | Input  | Select, indicates that the APB completer is selected and that a data transfer is required |  |  |  |  |  |
| penable     | 1                     | Input  | Enable, indicates the second and subsequent cycles of an APB transfer                     |  |  |  |  |  |
| pwrite      | 1                     | Input  | Direction, indicates an APB write access when HIGH and an APB read access when LOW        |  |  |  |  |  |
| pstrb       | 4                     | Input  | Write strobe, indicates which byte lanes to update during write transfer                  |  |  |  |  |  |
| paddr       | 12                    | Input  | APB address bus                                                                           |  |  |  |  |  |
| pwdata      | 32                    | Input  | APB write data                                                                            |  |  |  |  |  |
| pready      | 1                     | Output | Ready, is used to extend an APB transfer by the completer                                 |  |  |  |  |  |
| pslverr     | 1                     | Output | Transfer error                                                                            |  |  |  |  |  |
| prdata      | 32                    | Output | APB read data                                                                             |  |  |  |  |  |



| SPI Signals |               |        |                                           |  |  |  |  |  |
|-------------|---------------|--------|-------------------------------------------|--|--|--|--|--|
| spi_ss      | SPI_SLAVE_NUM | Output | SPI Slave Select (In Master Mode)         |  |  |  |  |  |
| spi_mosi    | 1             | Output | SPI Master Out, Slave In (In Master Mode) |  |  |  |  |  |
| spi_miso    | 1             | Input  | SPI Master In, Slave Out (In Master Mode) |  |  |  |  |  |
| spi_sclk    | 1             | Output | SPI Serial Clock (In Master Mode)         |  |  |  |  |  |

### 3.2. Functional Description

**apb\_spi** operates based on its register block, which provides information about the data to be processed, SPI frame configuration, control signals, and status signals. For more details, refer to **Table 6**.

The host can control and monitor the module's operation by accessing its register block via the APB protocol. **apb\_spi** uses the values programmed into its registers by the host to execute the appropriate data transmission/reception process with a peripheral device through the SPI protocol.

**Figure 6** illustrates how **apb\_spi**, the peripheral device, and the host are connected. The control flows of the module are shown in **Figure 7**.

#### Note:

- System clock signal and APB clock signal would use the same frequency.



### 3.3. Registers Block

Table 6. apb\_spi's register block description

| Register<br>Name | Register<br>Description                  | Address       | Register<br>SW<br>Access | Field Name     | Field<br>Reset<br>Value | Position        | Field Description                                                                                                                   |                                                                                                                                                                                       |
|------------------|------------------------------------------|---------------|--------------------------|----------------|-------------------------|-----------------|-------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| tx_data_reg      | TX data                                  | 0x0           | RW                       | tx_data        | 0                       | [7:0]           | Transmit Data                                                                                                                       |                                                                                                                                                                                       |
|                  | register                                 |               |                          | rfu            | 0                       | [31:8]          | Reserved for future use                                                                                                             |                                                                                                                                                                                       |
| rx_data_reg      | RX data register                         | 0x4           | RO                       | rx_data<br>rfu | 0                       | [7:0]<br>[31:8] | Receive Data Reserved for future use                                                                                                |                                                                                                                                                                                       |
|                  |                                          |               |                          | ctrl_cpol      | 0                       | [0]             | Polarity of the clock 0: Idled clock value is 0 1: Idled clock value is 1                                                           |                                                                                                                                                                                       |
|                  | SPI<br>cfg_reg configuration<br>Register |               | Dx8 RW                   | 48 RW          | ctrl_cpha               | 0               | [1]                                                                                                                                 | Timing of the data bits relative to the clock pulses 0: Tx on trailing edge, Rx on leading edge 1: Tx on leading edge, Rx on trailing edge                                            |
| cfg_reg          |                                          | iguration 0x8 |                          |                | ctrl_order              | 0               | [2]                                                                                                                                 | Order of data transfer Sets<br>the order of data transfer.<br>When this bit is logic 1, the<br>LSB is transmitted first. When<br>this bit is logic 0, the MSB is<br>transmitted first |
|                  |                                          |               |                          | ctrl_slave_en  | 0                       | [6:3]           | Slave Select (One-hot)                                                                                                              |                                                                                                                                                                                       |
|                  |                                          |               |                          |                | ctrl_rd                 | 0               | [7]                                                                                                                                 | Read Data from Slave 0: Ignore Data from Slave 1: Get Data from Slave                                                                                                                 |
|                  |                                          |               |                          | ctrl_scks      | 0                       | [9:8]           | Select the serial data clock<br>frequency of the spi_sclk<br>signal<br>2'b00: fclk/4 2'b10: fclk/16<br>2'b01: fclk/8 2'b11: fclk/32 |                                                                                                                                                                                       |
|                  |                                          |               |                          | rfu            | 0                       | [31:10]         | Reserved for future use                                                                                                             |                                                                                                                                                                                       |
| ctrl_reg         | Operation control                        | 0xC           | RW                       | start_op       | 0                       | [0]             | Set <b>start</b> for apb_spi to transmit/receive data                                                                               |                                                                                                                                                                                       |
|                  | Register                                 |               |                          | rfu            | 0                       | [31:1]          | Reserved for future use                                                                                                             |                                                                                                                                                                                       |
| stt_reg          | Operation<br>status<br>register          | 0x10          | RO                       | busy           | 1'b0                    | [0]             | Indicates that the Master is busy. If this bit is at logic 1, the CoreSPI Master is currently transmit/receive data.                |                                                                                                                                                                                       |
|                  |                                          |               |                          | rfu            | 0                       | [31:1]          | Reserved for future use                                                                                                             |                                                                                                                                                                                       |

#### 3.4. Control Flow



Figure 7. APB SPI flow control