Computer Architectures 02GOLOV

Delivery date: October,9th2024

Laboratory
1

Expected delivery of lab\_01.zip including:
- lab\_01.pdf (fill and export this file to pdf)

This first lab is very introductory. Through it, you are expected to learn how to use WinMIPS and do the assigned task.

- 1) The first thing to do is open the winmipstut.docx file and follow the WinMIPS documentation. Through it, you are expected to learn the basics of using WinMIPS so that you are ready to take on the next assignment.
- 2) Consider a MIPS architecture with the following characteristics:
  - Integer ALU: 1 clock cycle
  - Data memory: 1 clock cycle
  - FP arithmetic unit: pipelined, 2 clock cycles
  - FP multiplier unit: pipelined, 8 clock cycles
  - FP divider unit: not pipelined, 10 clock cycles

Given the following piece of code, run it on WinMIPS and see what it does. For each instruction, add a comment to describe what the instruction does using the same style of commenting as the example. Next, write down the number of clock cycles required to execute the first iteration of the following code. Since this is a pipelined processor, the number of clock cycles must be calculated as the number of clock cycles required in addition to the previous instruction.

; \*\*\*\*\*\*\*\*\*\*\*\*\*\*\* MIPS64 \*\*\*\*\*\*\*\*\*\*\*\*\*

| .data                   |
|-------------------------|
| v1: .byte 1, 2, 3, 4, 5 |
| v2: .byte 1, 2, 3, 4, 5 |
| v3: .space 5            |
| v4: .space 5            |
| .text                   |
| daddui r5,r0,0          |
| daddui r6,r0,5          |
| cycle: $lb r1,v1(r5)$   |
| lb r2,v2(r5)            |
| daddu r3,r1,r2          |
| dsub r4,r1,r2           |
| sb r3,v3(r5)            |
| sb r4,v4(r5)            |
| daddui r5,r5,1          |
| daddi r6,r6,-1          |
| bnez r6,cycle           |
| halt                    |

1.4.

| ,                                       | C1 1   |
|-----------------------------------------|--------|
| comments                                | Clock  |
|                                         | cycles |
|                                         |        |
|                                         |        |
|                                         |        |
|                                         |        |
|                                         |        |
| $r5 \leftarrow pointer(i)$              | 5      |
| r6 ← 5                                  | 1      |
| $r1 \leftarrow v1[i] = 1$               | 1      |
| $R2 \leftarrow v2[i] = 1$               | 1      |
| $R3 \leftarrow r1 + r2 = 1 + 1 = 2$     | 2      |
| $R4 \leftarrow r1 - r2 = 1 - 1 = 0$     | 1      |
| V3[i] <b>←</b> R3                       | 1      |
| V4[i] <b>←</b> R4                       | 1      |
| $R5 \leftarrow R5 + 1$ (increment of i) | 1      |
| R6←R6 + (-1)                            | 1      |
| If R6!= 0: goto cycle                   | 2      |
| return                                  | 1      |
|                                         | 18     |

Total:

Now, translate the above code in your preferred high-level language (i.e. C, Java, Python, C++, Javascript).

```
*****
                                                 Used
                                                                   language
Python:
#lists
V1 = [1, 2, 3, 4, 5]
V2 = [1, 2, 3, 4, 5]
V3 = [0, 0, 0, 0, 0]
V4 = [0, 0, 0, 0, 0]
i = 0 \#r5 = i
r6 = 5
#while cycle
while r6 != 0:
      r1 = V1[i]
       r2 = V2[i]
       r3 = r1 + r2
       r4 = r1 - r2
       V3[i] = r3
       V4[i] = r4
       i += 1
       r6 = 1
```

return #halt, not necessary

3) Now, repeat the same operation done previously with this piece of code:

; \*\*\*\*\*\*\*\*\*\*\*\*\*\*\* MIPS64 \*\*\*\*\*\*\*\*\*\*\*\*\*

## .data

v1: .double 1, 2, 3, 4, 5 v2: .double 5, 4, 3, 2, 1 v3: .double 6, 7, 8, 9, 10 v4: .double 10, 9, 8, 7, 6 v5: .space 40 v6: .space 40 .text daddui r1,r0,0 daddui r2,r0,5

cycle:l.d f1, v1(r1)

| comments                                     | Clock  |
|----------------------------------------------|--------|
|                                              | cycles |
|                                              |        |
|                                              |        |
|                                              |        |
|                                              |        |
|                                              |        |
|                                              |        |
|                                              |        |
|                                              |        |
| R1 ← pointer(i)                              | 5      |
| $R2 \leftarrow R0 + 5 = 0 + 5 = 5$           | 1      |
| $F1 \leftarrow V1[i] = 1.0$ (floating point) | 1      |

| l.d f2, v2(r1)   |
|------------------|
|                  |
| 1.d f3, v3(r1)   |
| l.d f4, v4(r1)   |
| mul.d f5, f1, f2 |
| mul.d f6, f3, f4 |
| s.d f5, v5(r1)   |
| s.d f6, v6(r1)   |
| daddui r1,r1,8   |
| daddi r2,r2,-1   |
| bnez r2,cycle    |
| halt             |

| $F2 \leftarrow V2[i] = 5.0$                 | 1  |
|---------------------------------------------|----|
| $F3 \leftarrow V3[i] = 6.0$                 | 1  |
| $F4 \leftarrow V4[i] = 10.0$                | 1  |
| $F5 \leftarrow F1 * F2 = 1.0 * 5.0 = 5.0$   | 8  |
| $F6 \leftarrow F3 * F4 = 6.0 * 10.0 = 60.0$ | 1  |
| V5[i] = F5 = 5.0                            | 1  |
| V6[i] = F6 = 60.0                           | 1  |
| $R5 \leftarrow R5 + 8 = 8$ (increment of i) | 1  |
| R ← R2-1 = 4                                | 1  |
| If R2 != 0: goto cycle                      | 2  |
| return                                      | 1  |
|                                             | 26 |

Total

Now, translate the above code in your preferred high-level language (i.e. C, Java, Python, C++, Javascript).

```
Used
                                                                               language
Python:
#lists
V1 = [1, 2, 3, 4, 5]
V2 = [5, 4, 3, 2, 1]
V3 = [6, 7, 8, 9, 10]
V4 = [10, 9, 8, 7, 6]
V5 = V6 = [0] * 40
i = 0 \#r1 = i
r2 = 5
#while cycle
while r2 !=0:
       f1 = V1[i] #these are float variables
       f2 = V2[i]
       f3 = V3[i]
       f4 = V4[i]
       f5 = f1 * f2
       f6 = f3 * f4
       V5[i] = f5
       V6[i] = f6
       i+=8
       r2=1
```

return #halt, not necessary

Relative to the above code, how much would the performance of the software increase if you could improve the functional unit related to the floating point multiplication of 4 clock cycles?

After the optimization, the floating-point multiplier will have a latency of 4 rather than 8 clock cycles. Using the Amdhal's Law, since the original latency was of 8 clock cycles and the newer is of just 4 clock cycles, we can obtain an overall speedup of 2, so that means that floating point multiplications will take only 1/2 of the original time. I checked on the simulator and the first floating point multiplication (mul.d f5, f1, f2) is now completed in 4 clock cycles rather than 8!

## Appendix: winMIPS64 Instruction Set

sltiu - set if less than or equal immediate unsigned

```
WinMIPS64
                                                                  - branch if pair of registers are equal
                                                                  - branch if pair of registers are not equal
The following assembler directives are supported
                                                            bne
         - start of data segment
                                                                  - branch if register is equal to zero
                                                            bnez - branch if register is not equal to zero
.text - start of code segment
.code - start of code segment (same as .text)
.org <n> - start address
                                                                 - jump to address
.space<n> - leave n empty bytes
                                                                 - jump to address in register
                                                            ir
                                                                 - jump and link to address (call subroutine)
.asciiz<s>- enters zero terminated ascii string
                                                            ial
                                                            jalr - jump and link to address in register (call subroutine)
.ascii<s> - enter ascii string
.align<n> - align to n-byte boundary
.word<n1>,<n2>.. - enters word(s) of data (64-bits)
                                                            dsll - shift left logical
.byte<n1>,<n2>.. - enter bytes
                                                            dsrl - shift right logical
.word32 <n1>,<n2>... - enters 32 bit number(s)
                                                            dsra - shift right arithmetic
.word16 <n1>,<n2>.. - enters 16 bit number(s)
                                                            dsllv - shift left logical by variable amount
                                                            dsrlv - shift right logical by variable amount
.double < n1 >, < n2 > ... - enters floating-point number(s)
                                                            dsrav - shift right arithmetic by variable amount
where <n> denotes a number like 24, <s> denotes a string movz - move if register equals zero
like "fred", and
                                                                   - move if register not equal to zero
<n1>,<n2>.. denotes numbers seperated by commas.
                                                            nop - no operation
                                                                  - logical and
                                                            and
                                                                 - logical or
The following instructions are supported
                                                            or
     - load byte
                                                                 - logical xor
                                                            xor
    - load byte unsigned
lbu
                                                            slt - set if less than
                                                            sltu - set if less than unsigned
sb
    - store byte
   - load 16-bit half-word
                                                            dadd - add integers
lhu - load 16-bit half word unsigned
                                                            daddu - add integers unsigned
sh
     - store 16-bit half-word
                                                            dsub - subtract integers
lw
     - load 32-bit word
                                                            dsubu - subtract integers unsigned
lwu - load 32-bit word unsigned
     - store 32-bit word
                                                            add.d - add floating-point
     - load 64-bit double-word
                                                            sub.d - subtract floating-point
1d
     - store 64-bit double-word
                                                            mul.d - multiply floating-point
sd
l.d - load 64-bit floating-point
                                                            div.d - divide floating-point
s.d - store 64-bit floating-point
                                                            mov.d - move floating-point
halt - stops the program
                                                            cvt.d.l - convert 64-bit integer to a double FP format
                                                            cvt.l.d - convert double FP to a 64-bit integer format
daddi - add immediate
                                                            c.lt.d - set FP flag if less than
daddui - add immediate unsigned
                                                            c.le.d - set FP flag if less than or equal to
                                                            c.eq.d - set FP flag if equal to
andi - logical and immediate
ori - logical or immediate
                                                            bc1f - branch to address if FP flag is FALSE
xori - exclusive or immediate
                                                            bc1t - branch to address if FP flag is TRUE
lui - load upper half of register immediate
                                                            mtc1 - move data from integer register to FP register
slti - set if less than or equal immediate
                                                            mfc1 - move data from FP register to integer register
```