# **ECE385**

Fall 2020

Experiment 8

# SOC with USB and VGA Interface in SystemVerlog

Name: Zhou Qinren

Zhang Yichi

Lab Section: LA3 TA's Name: Yu Yuqi

Nov. 24<sup>th</sup> 2020

#### 1 Introduction

In this lab, we will build an interface to connect a keyboard with universal serial bus (USB), a monitor with VGA, the NIOS-II processor and our DE2-115 board. With this interface, we create a game which we control a ball to move around with "wasd" on the keyboard.

The data collected by keypresses will be stored in the Cypress EZ-OTG (CY7C67200) USB controller, then be transferred to the FPGA through HPI controlled by NIOS-II. After the keycodes are converted to the motion of the ball, it updates the ball's status. Meanwhile, the VGA is constantly refreshing the monitor display pixel by pixel based on its own clock to show the ball moving around.

# 2 Written Description

#### 2.1 Entire System

Lab 8 system consists of a monitor, a keyboard and a DE2 board. The monitor is connected to the board through VGA port, and the keyboard through the USB port. The NIOS is similar to the one in Lab 7. It serves as the processor, which perform some operations and read instructions. We use on-chip memory and SDRAM as memory storage. The sdram\_pll is in charge of dealing with sdram. Jtag\_uart module allows us to use the terminal of the host computer to communicate with the NOIS using print and scan statements in C. We also added some other PIOs to specify the ways EZ-OTG and FPGA interact.

The keyboard is connected through a USB port. The EZ-OTG handles the USB protocol, it will fetch the keycode we input. We also write some instructions in C code, which send some signals to HPI, which is responsible of transferring data between EZ-OTG and FPGA.

The VGA controller is used to display on the monitor. We have a color\_mapper to paint the color of the screen, and a ball module to indicate whether the current pixel is within the ball.

# 2.2 How the NIOS Interacts with Both the CY7C67200 USB Chip and the VGA Components

The NIOS handles the USB chip with its software. We added some PIOs to output some signals which is in charge of HPI interface. Then we write some C code to output the signals. These signals will be connected to the USB chip, and HPI\_ADDR indicates the address we want to read or write. HPI\_DATA is the register which holds the data we want.

The NIOS-II does not interact with VGA directly. VGA operations are written in SV code and is handled by FPGA itself.

#### 2.3 CY7 to Host Protocol (HPI)

HPI is a built-in module on the CY7. We can use HPI to fetch or write data. We mainly deal with HPI Data and HPI Address registers. If we want to write data, we first set the Chip Select and Write to active, then write to the address register the desired address, then we write the data to the Data register. When we want to read, we set CS and Read to active, then write the desired address to the Address register, and then we read the data from the Data register.

#### 2.4 USBRead, USBWrite, IO\_read and IO\_Write

IO\_write and IO\_read write to or read from a specific register with a given address. USBWrite and USBRead make use of the two IO functions. USBWrite writes the address to the HPI ADDR, and the data to HPI Data. USBRead writes the address to HPI ADDR, and read data from HPI Data. To sum up, USBRead and USBWrite are the IO interface between the Nios and the USB chip, IO\_read and IO\_write are two helper functions.

# 3 Block Diagram



Figure 1: Top level block diagram.

# 4 Module Description

Module: lab8.sv

Inputs: CLOCK\_50, KEY, OTG\_INT

Outputs: HEX0, HEX1, VGA\_R, VGA\_G, VGA\_B, VGA\_CLK, VGA\_SYNC\_N, VGA\_BLANK\_N, VGA\_VS, VGA\_HS, [1:0] OTG\_ADDR, OTG\_CS\_N, OTG\_RD\_N, OTG\_WR\_N, OTG\_RST\_N,

OTG\_INT, [12:0] DRAM\_ADDR, [1:0] DRAM\_BA, [3:0] DRAM\_DQM, DRAM\_RAS\_N, DRAM\_CAS\_N

DRAM CKE, DRAM WE N, DRAM CS N, DRAM CLK, [3:0] LEDG

Inouts: [15:0] OTG\_DATA, [31:0] DRAM\_DQ

**Description**: This is the top-level module.

Purpose: This module instantiates the low-level modules and connect them properly.

Module: VGA\_controller.sv Inputs: Clk, Reset, VGA\_CLK

Outputs: VGA\_HS, VGA\_VS, VGA\_BLANK\_N, VGA\_SYNC\_N, [9:0] DrawX, [9:0] DrawY

**Description**: This module controls the VGA signals (horizontal and vertical).

Purpose: This module keeps tracks of the pixel that is currently under test, so that we can draw

that pixel correctly.

Module: hpi\_io\_intf.sv

Inputs: Clk, Reset, [1:0] from\_sw\_address, [15:0] from\_sw\_data\_out, from\_sw\_r, from\_sw\_w,

 $from\_sw\_cs, from\_sw\_reset$ 

 $\mathbf{Outputs} \hbox{: } [15:0] \ \mathrm{from\_sw\_data\_in}, [1:0] \ \mathrm{OTG\_ADDR}, \\ \mathrm{OTG\_RD\_N}, \\ \mathrm{OTG\_WR\_N}, \\ \mathrm{OTG\_CS\_N}, \\$ 

 $OTG\_RST\_N$ 

Inputs: [15:0] OTG\_DATA

**Description**: This module sends some control signals to the OTG chip.

**Purpose**: This module is the hpi interface that communicates with OTG chip, it sends some control signals to the chip. These signals indicate whether to perform a read or write operation, and the address is specified.

 ${\bf Module}:\ {\bf Color\_Mapper.sv}$ 

Inputs: is\_ball, [9:0] DrawX, [9:0] DrawY

Outputs: [7:0] VGA\_R, [7:0] VGA\_G, VGA\_B

 $\textbf{Description:} \ \ \textbf{This module determined whether the current pixel should display color.}$ 

**Purpose**: This module is used to draw the ball, if the current pixel is part of the ball, then it will be colored, and if not, it will remain the background color.

Module: ball.sv

Inputs: Clk, Reset, frame\_clk, [9:0] DrawX, [9:0] DrawY, [7:0] keycode

 $\mathbf{Outputs}: \text{ is\_ball, } [3:0] \text{ LEDG}$ 

**Description**: This module determines whether the current pixel is part of the ball, and it is also in charge of changing the motion direction according to the given keycode.

**Purpose**: This module indicates whether the current pixel is part of the ball. It also memorizes the motion direction of the ball, and it will change direction according to the keycode. Moreover, it handles the case when the ball is bouncing back.



Figure 2: JTAG UART.

This module allows us to use the terminal of the host computer to communicate with the NOIS using print and scan statements in C.



Figure 3: Keycode.

This module outputs the keycode from USBRead.



Figure 4: Otg hpi interface.

This module is the otg\_hpi interface signals. All of them except hpi\_data are output signals from Nios. Hpi\_data is inout signal which transfer data between Nios and USB chip. Hpi\_address is used to specify the desired hpi register. Hpi\_r indicates read operation, hpi\_w indicates write operation and hpi\_cs indicates chip select. Hpi\_reset is used to reset.

## 5 Answers to Both Hidden Questions

Question: What are the advantages and/or disadvantages of using a USB interface over PS/2 interface to connect to the keyboard? List any two.

Answer: The USB interface only accepts 6 keypresses at once while the PS/2 interface has no such limit. For USB devices to send information to the host device, they wait for the host to continuously request polls. While the PS/2 devices send interrupt signals to pause the CPU and send information.

Question: Notice that Ball\_Y\_Pos is updated using Ball\_Y\_Motion. Will the new value of Ball\_Y\_Motion be used when Ball\_Y\_Pos is updated, or the old? What is the difference between writing "Ball\_Y\_Pos\_in = Ball\_Y\_Pos + Ball\_Y\_Motion;" and "Ball\_Y\_Pos\_in = Ball\_Y\_Pos + Ball\_Y\_Motion\_in;"? How will this impact behavior of the ball during a bounce, and how might that interact with a response to a keypress?

Answer: Old motion is used. "Ball\_Y\_Pos\_in = Ball\_Y\_Pos + Ball\_Y\_Motion;" updates the position with the old motion, while "Ball\_Y\_Pos\_in = Ball\_Y\_Pos + Ball\_Y\_Motion\_in;" updates the position with the new motion. If we use the latter one, the ball will change the direction as soon as it hits the boundary or takes in a keypress but if we use the former one, the ball will go along the direction before until the next period (rising edge of the clock signal).

## 6 Answer to Post Lab Questions

Question: What is the difference between VGA clk and Clk?

Answer: Clk is 50 MHz clock and VGA\_clk is 25 MHz clock. Clk is the clock for the NIOS-II processor and its PIOs, while the VGA\_clk is for the screen refreshing pixel by pixel (1/25MHz=4ns to update one pixel).

Question: In the file io\_handler.h, why is it that the otg\_hpi\_data is defined as an integer pointer while the otg\_hpi\_r is defined as a char pointer?

Answer: The otg\_hpi\_r stores the read enable signal. There is only 1 or 0 so char (1 byte) is enough. The otg\_hpi\_data stores the data we read or write so int type will be better.

| LUT           | 2696                  |
|---------------|-----------------------|
| DSP           | 10                    |
| BRAM          | 55296                 |
| Flip-Flop     | 2234                  |
| Frequency     | $100.77 \mathrm{MHz}$ |
| Static Power  | $105.16 \mathrm{mW}$  |
| Dynamic Power | $1.07 \mathrm{mW}$    |
| Total Power   | 177.37 mW             |

Table 1: Design statistics table for the multiplier.

## 7 Conclusion

#### 7.1 Functionality

Both the hardware and software worked fine. The ball can be controlled by our instructions through the keyboard. However, when we went to the laboratory and used the keyboard there, we encountered some weird warnings and the NIOS-II stopped taking in the keycode after we pressed the KEY[0] to reset. Later, we changed a keyboard and everything worked fine as before. We considered it to be the keyboard hardware problem but we do not understand the specific reason.

#### 7.2 About the Lab Manual

We hope to get more information about the connection and how signals transfer between EZ-OTG, NIOS-II, HPI, CY7 and FPGA.