# **ECE385**

Fall 2020

Experiment 7

# SOC with NIOS-II in SystemVerlog

Name: Zhou Qinren

Zhang Yichi

Lab Section: LA3

TA's Name: Yu Yuqi

Nov.  $17^{th}$  2020

#### 1 Introduction

In this lab, we build a system on chip (SoC) with NIOS-II processor using the platform designer. We work on the eclipse for the first time to write, compile and execute C codes on the FPGA connecting software and hardware and implementing LED blink and accumulator.

#### 2 Written Description and Diagrams of NIOS-II System

The hardware component of this lab includes the NIOS-II processor and its peripherals. The NIOS-II processor works as a CPU that stores temporary data, do the basic arithmetics and execute instructions. It connects to the SDRAM controller to manage the data transfer with the SDRAM and the SDRAM PLL to phase shift the external clock to provide a precise clock signal for the SDRAM. Also, it connects to the PIOs to control hardware inputs and outputs such as LEDs, switches and Keys.

#### 3 Top Level Block Diagram



Figure 1: Top level block diagram.

#### 4 Written Description of all .sv Modules

Module: lab7 soc

Inputs: clk\_clk, key2\_wire\_export, key3\_wire\_export, reset\_reset\_n, sw\_wire\_export

Outputs: [7:0] led\_wire\_export, sdram\_clk\_clk, [12:0] sdram\_wire\_addr, [1:0] sdram\_wire\_ba,

sdram\_wire\_cas\_n, sdram\_wire\_cke, sdram\_wire\_cs\_n, [3:0] sdram\_wire\_dqm, sdram\_wire\_ras\_n,

sdram wire we n

**Inouts**: [31:0] sdram wire dq

**Description**: This is the whole system on chip module generated by platform designer that connects all the hardware together.

**Purpose**: This SoC module provide us a hardware environment to build software on. It takes in the inputs from the clock, switches and keys and outputs the result through the wires to the SDRAM and LEDs.

Module: lab7

Inputs: CLOCK\_50, [3:0] KEY, [7:0] SW

Outputs: [7:0] LEDG, [12:0] DRAM\_ADDR, [1:0] DRAM\_BA, DRAM\_CAS\_N, DRAM\_CKE,

DRAM\_CS\_N, [3:0] DRAM\_DQM, DRAM\_RAS\_N, DRAM\_WE\_N, DRAM\_CLK

**Inouts**: [31:0] DRAM\_DQ

**Description**: This is the top level module.

**Purpose**: This module connects the real LEDs, switches, keys and DRAM to the SoC module.

#### 5 System Level Block Diagram



Figure 2: Platform Designer view.

block: clk 0

Inputs: clk in, clk in reset

Outputs: clk, clk\_reset

functionality: The clock of all the components of SoC except for the SDRAM controller.

block: nios2\_gen2\_0

Inputs: clk, reset, debug mem slave

Outputs: data\_master, instruction\_master, debug\_reset\_request

functionality: NIOS-II processor, the CPU.

**block**: onchip\_memory2\_0 **Inputs**: clk1, s1, reset1

functionality: An onchip memory storing temorary data like a Regfile in lc3.

block: led

Inputs: clk, reset, s1 functionality: LED.

**block**: sdram

Inputs: clk, reset, s1

functionality: SDRAM controller. It interfaces and transfers data with the SDRAM chip.

block: sdram\_pll

Inputs: inclk\_interface, inclk\_interface\_reset, pll\_slave

Outputs: c0, c1

functionality: The clock for SDRAM controller and the clock for SDRAM.

**block**: sysid\_qsys\_0

Inputs: clk, reset, control\_slave

functionality: System ID. It ensures the compatibility between hardware and software.

block: sw

Inputs: clk, reset, s1

functionality: Switch inputs.

block: key2

Inputs: clk, reset, s1

functionality: Key[2] input for reset.

block: key3

Inputs: clk, reset, s1

functionality: Key[3] input for accumulating.

#### 6 Software Component

Figure 3: Codes for LED blink.

This is the code for LED blink. We use for loop to simulate the delay, so every 100000 loops we turn on or turn off the LED.

```
eint main()
     int i = 0;
    volatile unsigned int *LED PIO = (unsigned int*)0x60; //make a pointer to access the PIO block
     volatile unsigned int *KEY2 = (unsigned int*) 0x40;
     volatile unsigned int *KEY3 = (unsigned int*) 0x30;
     volatile unsigned int *SW = (unsigned int*) 0x50;
     int flag = 0;
     *LED PIO = 0; //clear all LEDs
     while ( (1+1) != 3) //infinite loop
         if (*KEY3 == 0 && flag == 0)
             *LED PIO += *SW;
             flag = 1;
         if (*KEY3 == 1)
             flag = 0;
         if (*KEY2 == 0)
             *LED PIO = 0;
     return 1; //never gets here
```

Figure 4: Codes for accumulator.

This is the code for accumulator. Every time the Key3 is pressed, we add the value represented by switches to the LED so the corresponding LEDs light up and set the flag to 1 to prevent unwanted accumulation when we press the key for a long time. The flag will be reset to 0 until we release the key3. When we press key2, we reset the LEDs.

#### 7 Answers to all 11 INQ Questions

Question: What are the differences between the Nios II/e and Nios II/f CPUs?

Answer: Nios II/e is the economy version of the processor, it has less functionalities than Nios II/f, but it takes up less places and resources.

Question: What advantage might on-chip memory have for program execution?

Answer: The transmission time may be much shorter, i.e., the write and read operations are more efficient, since the memory is allocated on chip, rather than somewhere far away such as sdram.

Question: Note the bus connections coming from the NIOS II; is it a Von Neumann, "pure Harvard", or "modified Harvard" machine and why?

Answer: It is a modified Harvard machine. Because the instruction memory may be accessed as data.

Question: Note that while the on-chip memory needs access to both the data and program bus, the led peripheral only needs access to the data bus. Why might this be the case?

Answer: The reason is that the led only needs data so that it can output the corresponding information. LED does not run the program.

Question: Why does SDRAM require constant refreshing?

Answer: Because SDRAM has to preserve the contents, otherwise the charges in the capacitor may leak out, and the information may be lost.

Question: make sure this is consistent with your above numbers; you will need to justify how you came up with 1 Gbit to your TA.

Answer:  $32bits * 2^{13} * 2^{10} * 4 * 2 = 1Gbit$ 

Question: What is the maximum theoretical transfer rate to the SDRAM according to the timings given?

Answer: 1 / 5.5ns \* 32bit = 5.42Gbit /s

Question: The SDRAM also cannot be run too slowly (below  $50~\mathrm{MHz}$ ). Why might this be the case?

Answer: The reason might be that the refresh rate is too slow, and the charge leaks out, resulting in data corruption.

Question: This puts the clock going out to the SDRAM chip (clk c1) 3ns behind of the controller

clock (clk c0). Why do we need to do this?

Answer: SDRAM requires a precise clock. We have to compensate for the delay due to transmission or other reasons.

Question: What address does the NIOS II start execution from? Why do we do this step after assigning the addresses?

Answer: The program starts from address 0x10000000, which is the reset vector.

Question: Look at the various segment (.bss, .heap, .rodata, .rwdata, .stack, .text), what does each section mean? Give an example of C code which places data into each segment.

#### Answer:

```
.bss: a global variable not initialized to a specific value Code: int i;

.heap: memory which is allocated on heap Code: int *ptr = (int*)malloc(sizeof(int));

.rodata: read only data, const Code: const int i = 3;

.rwdata: read and write data Code: int i = 3;

.stack: stack which implements function call Code: i = foo(parameter);

.text: string segment Code: char[] str = "hello world";
```

## 8 Postlab Question

| SDRAM Parameter   | Value |
|-------------------|-------|
| Data width        | 32    |
| # of Rows         | 13    |
| # of Columns      | 10    |
| # of Chip selects | 1     |
| # of Banks        | 4     |

Table 1: SDRAM parameter.

| LUT           | 2222                 |
|---------------|----------------------|
| DSP           | 0                    |
| BRAM          | 36864                |
| Flip-Flop     | 1960                 |
| Frequency     | 79.21MHz             |
| Static Power  | $102.03 \mathrm{mW}$ |
| Dynamic Power | 39.97 mW             |
| Total Power   | $195.41 \mathrm{mW}$ |

Table 2: Design statistics table for the multiplier.

### 9 Conclusion

This lab is easy to conduct but it takes much time to digest the information. We had little trouble during the lab.