











HD3SS215, HD3SS215I

ZHCSE00D - MAY 2014-REVISED OCTOBER 2015

# HD3SS215 6.0Gbps HDMI/DisplayPort 2:1/1:2 差动开关

## 1 特性

- 通用 2:1/1:2 差动开关
- 兼容 DisplayPort 电气标准
- 兼容 HDMI 电气标准
- 2:1 和 1:2 开关最高支持 6Gbps 的数据速率
- 支持热插拔检测 (HPD) 开关
- 支持辅助 (AUX) 和显示数据通道 (DDC) 切换
- -3dB 差分带宽宽达 7GHz
- 出色动态特性(3GHz 时)
  - 串扰 = -35dB
  - 隔离 = -21dB
  - 插入损耗 = -1.6dB
  - 回波损耗 = −12dB
  - 最大位到位失真 = 5ps
- 漏极电源电压 (VDD) 运行范围 3.3V ± 10%
- 商业温度范围: 0°C 至 70°C (HD3SS215)
- 工业温度范围: -40°C 至 85°C (HD3SS215I)
- 封装选项:
  - 5mm x 5mm, 50 焊球 ZQE
  - 8mm×8mm, 56 引脚 RTQ
- 输出使能 (OE) 引脚禁用开关以省电
- 功耗:
  - 工作模式: < 9mW (典型值)
  - 待机模式: < 30μW (最大值) (OE = 低电平 时)

## 2 应用

- 台式机和笔记本 应用:
  - PCI Express 1 代、2 代开关
  - DP 开关
  - HDMI 开关
  - LVDS 开关
- 扩展坞
- UHDTV、HDTV 和监控器
- 机顶盒
- AVR、蓝光、DVD 播放器

## 3 说明

HD3SS215 是一款高速宽共模范围无源开关,能够支持要求刷新率达到 4k2k 60Hz 的 DisplayPort HBR2和高清多媒体接口 (HDMI) 应用。HD3SS215 经配置可支持两个源设备连接一个接收设备,或者一个源设备连接两个接收设备。为了支持这些视频标准,HD3SS215 还可以切换显示数据通道 (DDC) 和热插拔检测 (HPD) 信号,这适用于 HDMI 或数字视频接口 (DVI) 应用。该器件还可以为 DisplayPort 应用切换辅助 (AUX) 和热插拔检测 (HPD) 信号。HD3SS215支持宽共模范围和直流/交流耦合链路,具有独特的灵活性,是许多应用的理想 选择。

### 器件信息(1)

| 器件型号                    | 封装        | 封装尺寸 (标称值)      |
|-------------------------|-----------|-----------------|
| HD3SS215, HD3S<br>S215I | μBGA (50) | 5.00mm x 5.00mm |
|                         | QFN (56)  | 8.00mm x 8.00mm |

(1) 如需了解所有可用封装,请见数据表末尾的可订购产品附录。

### 应用电路原理图







| 1 特性 | 8.2 Functional Block Diagram |
|------|------------------------------|
|------|------------------------------|

## 4 修订历史记录

| Cł       | nanges from Revision C (August 2015) to Revision D                                                                                                                                                                | Page           |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------|
| •        | 已更改 说明 文本字符串"DisplayPort 1.2a"至"DisplayPort HBR2","HDMI 2.0"至"HDMI"                                                                                                                                               | 1              |
| •        | Deleted R <sub>0JC(bot)</sub> spec from Thermal Information table as N/A                                                                                                                                          | <mark>7</mark> |
| •        | Deleted "Operating free air temperature" spec from Electrical Characteristics table                                                                                                                               |                |
| •        | Changed Figure 8                                                                                                                                                                                                  | 18             |
| •        | Changed Power Supply Recommendations text string from "Decoupling capacitors may be used to reduce noise and improve power supply integrity" to "Decoupling capacitors must be used to reduce power supply noise" | 19             |
| Cł       | nanges from Revision B (July 2015) to Revision C                                                                                                                                                                  | Page           |
| <u>.</u> | Added t <sub>on(OE_L-H)</sub> , t <sub>off(OE_H-L)</sub> , and t <sub>SWITCH_OVER</sub> to the <i>Switching Characteristics</i>                                                                                   | 9              |
| Cł       | nanges from Revision A (May 2014) to Revision B                                                                                                                                                                   | Page           |
| •        | 已将标题中的"2.0/DisplayPort 1.2A"更改为"DisplayPort"                                                                                                                                                                      | 1              |
| •        | 已将特性列表项"兼容 DisplayPort 1.2a 电气标准"更改为"兼容 DisplayPort 电气标准"                                                                                                                                                         | 1              |
| •        | 已将特性列表项"兼容 HDMI 1.4b 和 HDMI 2.0 电气标准"更改为"兼容 HDMI 电气标准"                                                                                                                                                            | 1              |
| •        | 已添加特性条目"商业温度范围: -40℃ 至 70℃ (HD3SS215)"                                                                                                                                                                            | 1              |
| •        | 已添加特性条目"工业温度范围: -40°C 至 85°C (HD3SS215I)"                                                                                                                                                                         | 1              |
| •        | 已添加 <b>特性</b> ,封装选项: 8mm × 8mm,56 引脚 RTQ                                                                                                                                                                          | 1              |
| •        | 已将 <i>应用</i> 列表项"TV 和监控器"更改为"UHDTV、HDTV 和监控器"                                                                                                                                                                     | 1              |
| •        | 已添加 说明 (续) 段落。                                                                                                                                                                                                    | 4              |
| •        | Added the 56-Pin QFN image                                                                                                                                                                                        |                |
| •        | Added RTQ column to the <i>Pin Functions</i> table                                                                                                                                                                |                |
| •        | Moved T <sub>stq</sub> From: ESD Ratings To: Absolute Maximum Ratings <sup>(1)(2)</sup>                                                                                                                           | <mark>7</mark> |
| •        | Changed the Handling Ratings table to ESD Ratings table                                                                                                                                                           |                |
| •        | Added HD3SS2151I, Operating free-air temperature Recommended Operating Conditions                                                                                                                                 |                |
| •        | Added RTQ 56 PIN values to the <i>Thermal Information</i>                                                                                                                                                         | 7              |







### www.ti.com.cn

| <ul> <li>Added the Switching Characteristics table</li> <li>Added section: HDMI 2:1 Sink Application Using the RTQ Package</li> </ul> |      |
|---------------------------------------------------------------------------------------------------------------------------------------|------|
| Added Figure 11                                                                                                                       | 21   |
|                                                                                                                                       |      |
| Changes from Original (May 2014) to Revision A                                                                                        | Page |
|                                                                                                                                       | Page |



## 5 说明 (续)

一个典型应用就是包含 2 个图形处理单元 (GPU) 的母板,此处理单元需要驱动一个 DisplayPort 负输出。GPU 由 Dx\_SEL 引脚选择。另一个应用是一个源设备需要在两个接收设备间切换的情况,例如侧连接器和扩展坞连接器。此切换操作由 Dx\_SEL 和 AUX\_SEL 引脚控制。HD3SS215I 在 -40°C 至 85°C 的工业温度范围由 3.3V 单电源供电运行,并且提供 ZQE 封装和 56 引脚 RTQ 封装。

## 6 Pin Configuration and Functions

|   |         |         |          | <u>!</u><br>2 | 50-Pin µBGA<br>ZQE Package<br>(Top View) |         |          |          |         |
|---|---------|---------|----------|---------------|------------------------------------------|---------|----------|----------|---------|
| _ | 1       | 2       | 3        | 4             | 5                                        | 6       | 7        | 8        | 9       |
| Α | Dx_SEL  | VDD     |          | DA0(n)        | DA1(n)                                   | DA2(n)  |          | DA3(p)   | DA3(n)  |
| В | DC0(n)  | DC0(p)  | GND      | DA0(p)        | DA1(p)                                   | DA2(p)  | OE       | DB0(p)   | DB0(n)  |
| С |         | AUX_SEL |          |               |                                          |         |          | GND      |         |
| D | DC1(n)  | DC1(p)  |          |               |                                          |         |          | DB1(p)   | DB1(n)  |
| E | DC2(n)  | DC2(p)  |          |               |                                          |         |          | DB2(p)   | DB2(n)  |
| F | DC3(n)  | DC3(p)  |          |               |                                          |         |          | DB3(p)   | DB3(n)  |
| G |         | GND     |          |               |                                          |         |          | GND      |         |
| н | AUXC(n) | AUXC(p) | HPDB     | GND           | DDCCLK_B                                 | AUXB(p) | GND      | DDCCLK_A | AUXA(p) |
| J | HPDC    | HPDA    | DDCCLK_C | VDD           | DDCDAT_B                                 | AUXB(n) | DDCDAT_C | DDCDAT_A | AUXA(n) |







### **Pin Functions**

|             | PIN                      |                                        |                   |                                                                  |
|-------------|--------------------------|----------------------------------------|-------------------|------------------------------------------------------------------|
|             | N                        | 0.                                     | I/O               | DESCRIPTION <sup>(1)</sup>                                       |
| NAME        | ZQE                      | RTQ                                    |                   |                                                                  |
| Dx_SEL      | A1                       | 56                                     | 2 Level Control I | High Speed Port Selection Control Pins                           |
| AUX_SEL     | C2                       | 1                                      | 3 Level Control I | AUX/DDC Selection Control Pin in Conjunction with Dx_SEL Pin     |
| DA0(p)      | B4                       | 54                                     |                   | Port A, Channel 0, High Speed Positive Signal                    |
| DA0(n)      | A4                       | 53                                     | I/O               | Port A, Channel 0, High Speed Negative Signal                    |
| DA1(p)      | B5                       | 51                                     |                   | Port A, Channel 1, High Speed Positive Signal                    |
| DA1(n)      | A5                       | 50                                     | I/O               | Port A, Channel 1, High Speed Negative Signal                    |
| DA2(p)      | B6                       | 48                                     |                   | Port A, Channel 2, High Speed Positive Signal                    |
| DA2(n)      | A6                       | 47                                     | I/O               | Port A, Channel 2, High Speed Negative Signal                    |
| DA3(p)      | A8                       | 45                                     |                   | Port A, Channel 3, High Speed Positive Signal                    |
| DA3(n)      | A9                       | 44                                     | I/O               | Port A, Channel 3, High Speed Negative Signal                    |
| DB0(p)      | B8                       | 41                                     |                   | Port B, Channel 0, High Speed Positive Signal                    |
|             |                          |                                        | I/O               |                                                                  |
| DB0(n)      | B9                       | 40                                     |                   | Port B, Channel 0, High Speed Negative Signal                    |
| DB1(p)      | D8                       | 38                                     | I/O               | Port B, Channel 1, High Speed Positive Signal                    |
| DB1(n)      | D9                       | 37                                     |                   | Port B, Channel 1, High Speed Negative Signal                    |
| DB2(p)      | E8                       | 35                                     | I/O               | Port B, Channel 2, High Speed Positive Signal                    |
| DB2(n)      | E9                       | 34                                     |                   | Port B, Channel 2, High Speed Negative Signal                    |
| DB3(p)      | F8                       | 32                                     | I/O               | Port B, Channel 3, High Speed Positive Signal                    |
| DB3(n)      | F9                       | 31                                     |                   | Port B, Channel 3, High Speed Negative Signal                    |
| DC0(p)      | B2                       | 2                                      | I/O               | Port C, Channel 0, High Speed Positive Signal                    |
| DC0(n)      | B1                       | 3                                      |                   | Port C, Channel 0, High Speed Negative Signal                    |
| DC1(p)      | D2                       | 5                                      | I/O               | Port C, Channel 1, High Speed Positive Signal                    |
| DC1(n)      | D1                       | 6                                      | ., 0              | Port C, Channel 1, High Speed Negative Signal                    |
| DC2(p)      | E2                       | 8                                      | I/O               | Port C, Channel 2, High Speed Positive Signal                    |
| DC2(n)      | E1                       | 9                                      | 1/0               | Port C, Channel 2, High Speed Negative Signal                    |
| DC3(p)      | F2                       | 11                                     | I/O               | Port C, Channel 3, High Speed Positive Signal                    |
| DC3(n)      | F1                       | 12                                     | 1/0               | Port C, Channel 3, High Speed Negative Signal                    |
| AUXA(p)     | H9                       | 30                                     | 1/0               | Port A AUX Positive Signal                                       |
| AUXA(n)     | J9                       | 29                                     | I/O               | Port A AUX Negative Signal                                       |
| AUXB(p)     | H6                       | 24                                     | 1/0               | Port B AUX Positive Signal                                       |
| AUXB(n)     | J6                       | 25                                     | I/O               | Port B AUX Negative Signal                                       |
| AUXC(p)     | H2                       | 13                                     |                   | Port C AUX Positive Signal                                       |
| AUXC(n)     | H1                       | 14                                     | I/O               | Port C AUX Negative Signal                                       |
| DDCCLK_A    | H8                       | 27                                     |                   | Port A DDC Clock Signal                                          |
| DDCDAT_A    | J8                       | 28                                     | I/O               | Port A DDC Data Signal                                           |
| DDCCLK_B    | H5                       | 22                                     |                   | Port B DDC Clock Signal                                          |
| DDCDAT_B    | J5                       | 23                                     | I/O               | Port B DDC Data Signal                                           |
| DDCCLK_C    | J3                       | 18                                     |                   | Port C DDC Clock Signal                                          |
| DDCDAT_C    | J7                       | 26                                     | I/O               | Port C DDC Data Signal                                           |
| HPDA/B/C    | J2, H3, J1               | 16, 17, 15                             | I/O               | Port A/B/C Hot Plug Detect                                       |
| OE          | B7                       | 43                                     | I                 | Output Enable: OE = VIH: Normal Operation OE = VIL: Standby Mode |
| VDD         | A2, J4                   | 19, 55                                 | Supply            | 3.3 V Positive power supply voltage                              |
| GND         | B3, C8, G2,<br>G8 H4, H7 | 4, 7, 10, 33,<br>36, 39, 46,<br>49, 52 | Supply            | Ground                                                           |
| NC          |                          | 20, 21, 42                             |                   | Not connected                                                    |
| Thermal Pad | _                        | _                                      | GND               | Supply Ground                                                    |

<sup>(1)</sup> Only the high speed data DAz/DBz ports incorporate  $20k\Omega$  pull down resistors that are switched in when a port is not selected and switched out when the port is selected.



## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                  |                          | VA   | VALUE |      |  |
|------------------|--------------------------|------|-------|------|--|
|                  |                          | MIN  | MAX   | UNIT |  |
| Supply voltage   | $V_{DD}$                 | -0.5 | 4     | V    |  |
|                  | Differential I/O         | -0.5 | 4     |      |  |
| Voltage          | AUX_SEL, Dx_SEL          | -0.5 | 4     | V    |  |
|                  | HPDx, DDCCLK_X, DDCDAT_X | -0.5 | 6     |      |  |
| T <sub>stg</sub> | Storage temperature      | -65  | 150   | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under absolute maximum ratings may cause permanent damage to the device. These are stress ratings only and functional operation of the device at these or any conditions beyond those indicated under recommended operating conditions is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

## 7.2 ESD Ratings

|                    |                         |                                                                                          | VALUE | UNIT |
|--------------------|-------------------------|------------------------------------------------------------------------------------------|-------|------|
|                    |                         | Human body model (HBM), per ANSI/ESDA/JEDEC JS-001, all pins (1)                         | ±1500 | V    |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged device model (CDM), per JEDEC specification JESD22-C101, all pins <sup>(2)</sup> | ±1250 | V    |

<sup>(1)</sup> JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                 |                                               |           | MIN | NOM | MAX | UNIT |
|-----------------|-----------------------------------------------|-----------|-----|-----|-----|------|
| $V_{DD}$        | Main power supply                             |           |     | 3.3 | 3.6 | ٧    |
| _               | T <sub>A</sub> Operating free-air temperature | HD3SS215  | 0   |     | 70  | °C   |
| 1 <sub>A</sub>  |                                               | HD3SS215I | -40 |     | 85  | °C   |
| C <sub>AC</sub> | AC coupling capacitor                         |           | 75  | 100 | 200 | nF   |

### 7.4 Thermal Information

|                      | THERMAL METRIC <sup>(1)</sup>                | HD39         | HD3SS215     |      |  |
|----------------------|----------------------------------------------|--------------|--------------|------|--|
|                      | THERMAL METRIC                               | RTQ (56 PIN) | ZQE (50 PIN) | UNIT |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 90.5         | 71.6         | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 41.9         | 44.1         | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 53.9         | 49.0         | °C/W |  |
| Ψлт                  | Junction-to-top characterization parameter   | 1.8          | 2.7          | °C/W |  |
| ΨЈВ                  | Junction-to-board characterization parameter | 53.4         | 49.0         | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

<sup>(2)</sup> All voltage values, except differential voltages, are with respect to network ground pin.

<sup>(2)</sup> JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process.



## 7.5 Electrical Characteristics

Typical values for all parameters are at  $V_{DD}$  = 3.3 V and  $T_A$  = 25°C. All temperature limits are specified by design.

|                       | PARAMETER                                                              | TEST CONDITIONS                                                                           | MIN                           | TYP                | MAX                           | UNIT |
|-----------------------|------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------|--------------------|-------------------------------|------|
| $V_{DD}$              | Supply voltage                                                         |                                                                                           | 3                             | 3.3                | 3.6                           | V    |
| V <sub>IH</sub>       | Input high voltage                                                     | Control Pins, Signal Pins<br>(Dx_SEL, AUX_SEL, OE)                                        | 2                             |                    | $V_{DD}$                      | V    |
|                       |                                                                        | HPD and DDC                                                                               | 2                             |                    | 5.5                           |      |
| $V_{\text{IM}}$       | Input mid level voltage                                                | AUX_SEL Pin (1)                                                                           | V <sub>DD</sub> /2<br>- 300mV | V <sub>DD</sub> /2 | V <sub>DD</sub> /2<br>+ 300mV | V    |
| $V_{IL}$              | Input low voltage                                                      | Control Pins, Signal Pins (Dx_SEL, AUX_SEL, OE)                                           | -0.1                          |                    | 8.0                           | ٧    |
| V <sub>I/O_Diff</sub> | Differential voltage (Dx, AUXx)                                        | Switch I/O diff voltage                                                                   | 0                             |                    | 1.8                           | Vpp  |
| $V_{CM}$              | Common voltage (Dx, AUXx)                                              | Switch common mode voltage                                                                | 0                             |                    | 3.3                           | V    |
| I <sub>IH</sub>       | Input high current (Dx_SEL, AUX_SEL)                                   | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = V <sub>DD</sub>                                |                               |                    | 1                             |      |
| I <sub>IM</sub>       | Input mid current (AUX_SEL)                                            | $V_{DD} = 3.6 \text{ V}, V_{IN} = V_{DD}/2$                                               |                               |                    | 1                             |      |
| I <sub>IL</sub>       | Input low current (Dx_SEL, AUX_SEL)                                    | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = GND                                            |                               | 0.01               | 1                             |      |
| I <sub>LK</sub>       | Leakage current (Dx_SEL, AUX_SEL)                                      | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = 2 V, OE = 3.3 V                                |                               | 0.01               | 2                             | μA   |
|                       |                                                                        | V <sub>DD</sub> = 3.6 V, V <sub>IN</sub> = 2 V, OE = 0 V                                  |                               | 0.01               | 2                             |      |
|                       | Landana wana (UDD (DDQ )                                               | $V_{DD} = 3.6 \text{ V}, V_{IN} = 2 \text{ V}, OE = 0 \text{ V}; Dx\_SEL = 3.3 \text{ V}$ |                               | 0.01               | 5                             |      |
|                       | Leakage current (HPDx/DDCx)                                            | $V_{DD} = 3.6 \text{ V}, V_{IN} = 2 \text{ V}, OE = 3.3 \text{ V}; Dx\_SEL = GND$         |                               | 0.01               | 5                             |      |
| I <sub>OFF</sub>      | Device shut down current                                               | V <sub>DD</sub> = 3.6 V, OE = GND                                                         |                               |                    | 8                             |      |
| I <sub>DD</sub>       | Supply current                                                         | $V_{DD} = 3.6 \text{ V},$<br>$Dx\_SEL = V_{DD}; AUX\_SEL = GND;$<br>Outputs Floating      |                               | 2.5                | 3.2                           | mA   |
| DA, DB, D             | C HIGH SPEED SIGNAL PATH                                               |                                                                                           |                               |                    |                               |      |
| R <sub>ON</sub>       | ON resistance                                                          | $V_{CM} = 0 V-3.3 V,$ $I_{O} = -1mA$                                                      |                               | 8                  | 14                            | Ω    |
| ΔR <sub>ON</sub>      | On resistance match between pairs of the same channel                  | V <sub>CM</sub> = 0 V-3. 3V,<br>I <sub>O</sub> = -1 mA                                    |                               |                    | 1.5                           | Ω    |
| R <sub>FLAT_ON</sub>  | On resistance flatness (R <sub>ON(MAX)</sub> – R <sub>ON(MAIN)</sub> ) | V <sub>CM</sub> = 0 V-3.3 V                                                               |                               | 1.3                |                               | Ω    |
| AUXx, DD              | C, SIGNAL PATH                                                         |                                                                                           | •                             |                    |                               |      |
| R <sub>ON(AUX)</sub>  | ON resistance on AUX channel                                           | $V_{CM} = 0 V - 3.3 V,$ $I_{O} = -8 \text{ mA}$                                           |                               | 5                  | 8                             | Ω    |
| R <sub>ON(DDC)</sub>  | ON resistance on DDC channel                                           | $V_{CM} = 0.4 \text{ V}, I_{O} = -3 \text{ mA}$                                           |                               | 30                 | 40                            | Ω    |

<sup>(1)</sup> This pin can be driven to the specified level or 10  $k\Omega$ . Pull up and pull downs can be used. It cannot be left floating.



## 7.6 Electrical Characteristics, Device Parameters (1)

Under recommended operating conditions;  $R_{LOAD}$ ,  $R_{SC}$  = 50  $\Omega$  (unless otherwise noted)

|                   | PARAMETER                       |              | TEST CONDITIONS | MIN TYP | MAX         | UNIT |  |
|-------------------|---------------------------------|--------------|-----------------|---------|-------------|------|--|
|                   |                                 | 705          | 1.35 GHz        | -15     |             |      |  |
| RL                | Dx Differential return loss     | ZQE package  | 3 GHz           | -12     |             | dB   |  |
| KL                | Dx Differential return loss     | DTO poolsogo | 1.35 GHz        | -17     |             | uБ   |  |
|                   |                                 | RTQ package  | 3 GHz           | -13     |             |      |  |
| ~                 | V Du Differential arrestalls    | ZQE package  | - 2.7 GHz       | -35     |             | dB   |  |
| X <sub>TALK</sub> | Dx Differential crosstalk       | RTQ package  | 2.7 GHZ         | -35     |             | ив   |  |
| 0                 | Dx Differential off-isolation   | ZQE package  | - 3 GHz         | -21     | <b>–</b> 21 |      |  |
| $O_{IRR}$         |                                 | RTQ package  | 3 GHZ           | -16     |             | dB   |  |
|                   |                                 | ZOE poekogo  | f = 1.35 GHz    | -1.2    |             | dB   |  |
|                   | Dx Differential insertion loss  | ZQE package  | f = 3 GHz       | -1.6    | - di        |      |  |
| IL                | Dx Differential insertion loss  | PTO pookogo  | f = 1.35 GHz    | -2      |             | dB   |  |
|                   |                                 | RTQ package  | f = 3 GHz       | -2.4    |             |      |  |
| DW                | Dy Differential 2 dD handwidth  | ZQE package  |                 | 7       |             | GHz  |  |
| $BW_{Dx}$         | Dx Differential -3-dB bandwidth | RTQ package  |                 | 5       |             | GHZ  |  |
| BW <sub>AUX</sub> | AUX -3-dB bandwidth             |              |                 | 720     |             | MHz  |  |

<sup>(1)</sup> For Return Loss, Crosstalk, Off-Isolation, and Insertion Loss values the data was collected on a Rogers material board with minimum length traces on the input and output of the device under test.

## 7.7 Switching Characteristics

Under recommended operating conditions;  $R_{LOAD}$ ,  $R_{SC}$  = 50  $\Omega$  (unless otherwise noted)

|                          | PARAMETER                                                                                       | TEST CONDITIONS                                      | MIN | TYP   | MAX | UNIT |  |
|--------------------------|-------------------------------------------------------------------------------------------------|------------------------------------------------------|-----|-------|-----|------|--|
| t <sub>PD</sub>          | Switch propagation delay                                                                        | $R_{SC}$ and $R_{LOAD}$ = 50 $\Omega$ , See Figure 2 |     |       | 200 | ps   |  |
| t <sub>on(OE_L-H)</sub>  | Time from OE toggling High and valid data at the outputs                                        | $R_{SC}$ and $R_{LOAD} = 50 \Omega$ ,                | 1   |       | 2   |      |  |
| t <sub>off(OE_H-L)</sub> | Time from OE toggling Low and outputs are in Z-state                                            | $V_{CM} = 3 \text{ V} - 3.3 \text{ V}$               |     | 15 50 |     | μs   |  |
| t <sub>SWITCH_OVER</sub> | Time to switch between ports when DX_SEL or AUX_SEL state is changed for Data, AUX, DDC signals | $R_{SC}$ and $R_{LOAD}$ = 50 $\Omega$ , See Figure 1 |     | 0.7   | 1   | μs   |  |
| t <sub>on</sub>          | Dx_SEL/AUX_SEL-to-Switch t <sub>on</sub> (HPD)                                                  | D 405h O Con Figure 4                                |     | 0.7   | 1   |      |  |
| t <sub>off</sub>         | Dx_SEL/AUX_SEL-to-Switch toff (HPD)                                                             | $R_{LOAD}$ = 125k $\Omega$ , See Figure 1            |     | 0.7   |     | μs   |  |
| t <sub>SK(O)</sub>       | Inter-Pair output skew (CH-CH)                                                                  | $R_{SC}$ and $R_{LOAD} = 50 \Omega$ ,                |     |       | 30  | ne   |  |
| t <sub>SK(b-b)</sub>     | Intra-Pair output skew (bit-bit)                                                                | See Figure 2                                         |     | 1     | 5   | ps   |  |

## 7.8 Timing Diagrams



Figure 1. Select to Switch  $t_{\text{on}}$  and  $t_{\text{off}}$ 



## **Timing Diagrams (continued)**





Figure 2. Propagation Delay and Skew



## 8 Detailed Description

#### 8.1 Overview

The HD3SS215 is a generic analog, differential passive switch that can work for any high speed interface applications, as long as it is biased at a common mode voltage range of 0 V to 3.3 V and has differential signaling with differential amplitude up to 1800 mV<sub>pp</sub>. It employs adaptive tracking that maintains the high speed channel impedance over the entire common mode voltage range. In high-speed applications and data paths, signal integrity is an important concern. The switch offers excellent dynamic performance such as high isolation, crosstalk immunity, and minimal bit-bit skew. These characteristics allow the device to function seamlessly in the system without compromising signal integrity. The 2:1/1:2, mux/de-mux device operates with ports A or B switched to port C, or port C switched to either port A or B. This flexibility allows an application to select between one of two Sources on ports A and B and send the output to the sink on port C. Similarly, a Source on port C can select between one of two Sink devices on ports A and B to send the data. To comply with DisplayPort, DP++ and HDMI applications, the HD3SS215 also switches AUX, HPD, and DDC along with the high-speed differential signals. The HPD and data signals are both switched through the Dx\_SEL pin. AUX and DDC are controlled with AUX\_SEL and Dx\_SEL. The Functional Modes section contains information on how to set the control pins.

With an OE control pin, the HD3SS215 is operational, with low active current, when this pin is high. When OE is pulled lowed, the device goes into standby mode and draws very little current in order to save power consumption in the application.



## 8.2 Functional Block Diagram



NOTE: The high speed data ports incorporate  $20k\Omega$  pull down resistors that are switched in when a port is not selected and switched out when the port is selected.

Figure 3. Functional Block Diagram



### 8.3 Feature Description

### 8.3.1 High Speed Switching

The HD3SS215 supports switching of 6 Gbps data rates. The wide common mode of the device enables it to support TMDS signal levels and DisplayPort signals. The high speed muxing is designed with a wide -3dB differential bandwidth of 7 GHz and industry leading dynamic characteristics. All of these attributes help maintain signal integrity in the application. Each high speed port incorporates  $20k\Omega$  pull down resistors that are switched in when the port is not selected and switched out when the port is selected.

### 8.3.2 HPD, AUX, and DDC Switching

HPD, AUX and DDC switching is supported through the HD3SS215. This enables the device to work in multiple application scenarios within multiple electrical standards. The AUXA/B and DDCA/B lines can both be switched to the AUXC port. This feature supports DP++ or AUX only adapters. For HDMI applications, the DDC channels are switched to the DDC\_C port only and the AUX channel can remain active or the end user can make it float.

## 8.3.3 Output Enable and Power Savings

The HD3SS215 has two power modes, active/normal operating mode, and standby mode. During standby mode, the device consumes very little current to save the maximum power. To enter standby mode, the OE control pin is pulled low and must remain low. For active/normal operation, the OE control pin should be pulled high to VDD through a resistor.

### 8.4 Device Functional Modes

#### 8.4.1 Switch Control Modes

Refer to the Functional Block Diagram.

The HD3SS215 behaves as a two to one or one to two differential switch using high bandwidth pass gates. The input ports are selected using the AUX\_SEL pin and Dx\_SEL pin which are shown in Table 1.

| CONTROL          | LINES <sup>(4)</sup> | SWITCHED I/O PINS              |                                |          |                 |                 |                 |                 |                 |                 |  |  |  |  |
|------------------|----------------------|--------------------------------|--------------------------------|----------|-----------------|-----------------|-----------------|-----------------|-----------------|-----------------|--|--|--|--|
| AUX_SEL          | Dx_SEL               | DCz(p) Pin<br>z = 0, 1, 2 or 3 | DCz(n) Pin<br>z = 0, 1, 2 or 3 | HPDC Pin | AUXA            | AUXB            | AUXC            | DDCA            | DDCB            | DDCC            |  |  |  |  |
| L                | L                    | DAz(p)                         | DAz(n)                         | HPDA     | To/From<br>AUXC | Z               | To/From<br>AUXA | Z               | Z               | Z               |  |  |  |  |
| L                | Н                    | DBz(p)                         | DBz(n)                         | HPDB     | Z               | To/From<br>AUXC | To/From<br>AUXB | Z               | Z               | Z               |  |  |  |  |
| Н                | L                    | DAz(p)                         | DAz(n)                         | HPDA     | Z               | Z               | To/From<br>DDCA | To/From<br>AUXC | Z               | Z               |  |  |  |  |
| Н                | Н                    | DBz(p)                         | DBz(n)                         | HPDB     | Z               | Z               | To/From<br>DDCB | Z               | To/From<br>AUXC | Z               |  |  |  |  |
| M <sup>(4)</sup> | L                    | DAz(p)                         | DAz(n)                         | HPDA     | To/From<br>AUXC | Z               | To/From<br>AUXA | To/From<br>DDCC | Z               | To/From<br>DDCA |  |  |  |  |
| M <sup>(4)</sup> | Н                    | DBz(p)                         | DBz(n)                         | HPDB     | Z               | To/From<br>AUXC | To/From<br>AUXB | Z               | To/From<br>DDCC | To/From<br>DDCB |  |  |  |  |

Table 1. Switch Control Logic (1)(2)(3)

- (1) Z = High Impedance
- (2) OE pin For normal operation, drive OE high. Driving the OE pin low will disable the switch.
- (3) The ports which are not selected by the control lines will be in high impedance status.
- (4) For HDMI application, keep the AUX\_SEL at middle level voltage. The AUX channel is still active, and the end user can make the lines float.



## 9 Applications and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

## 9.1 Application Information

The HD3SS215 can be used in a variety of applications. This section shows the typical applications for DisplayPort, DP++, and HDMI. The example diagrams illustrate using the HD3SS215 in a two source to one sink application and a one source to two sinks application. All schematics are using the ZQE pin-out.

## 9.2 Typical Applications

### 9.2.1 DisplayPort and Dual Mode Adapter with Two Sources

The application schematic below shows the HD3SS215 in the 2:1 configuration for DisplayPort switching. The HD3SS215 receives inputs from DP Source A and DP Source B. The control pins of the device can be set to select Source A/B inputs and transfer them to port C through the Dx\_SEL control pin. The schematic also shows the CONFIG1 and AUX\_SEL settings to configure the HD3SS215 to work with DP++ Type 2 and Type1 adapters. For this specific schematic, the AC capacitors needed on the MainLink signal lines are shown on the Sink side of the HD3SS215. This is done to decrease the BOM. If desired the AC capacitors maybe placed in the signal path on the Source A/B side of HD3SS215. Additional diagrams are provided to show the configuration of the AUX channel for 2:1 and 1:2 DisplayPort only applications.



Figure 4. HD3SS215 Application Diagram for DisplayPort or Dual Mode Adapter Configuration



## **Typical Applications (continued)**



Figure 5. HD3SS215 AUX Channel in 2:1 DisplayPort Application



Figure 6. HD3SS215 AUX Channel in 1:2 DisplayPort Application



## **Typical Applications (continued)**

### 9.2.1.1 Design Requirements

**Table 2. Design Parameters** 

| DESIGN PARAMETER                             | EXAMPLE VALUE                  |  |  |  |  |
|----------------------------------------------|--------------------------------|--|--|--|--|
| VDD                                          | 3.3 V                          |  |  |  |  |
| Decoupling Capacitors                        | 0.1 μF                         |  |  |  |  |
| AC Capacitors                                | 75 nF to 200 nF (100 nF shown) |  |  |  |  |
| AUX Pull-Up/Pull-Down Resistors              | 10 kΩ to105 kΩ (100 kΩ shown)  |  |  |  |  |
| Pull-Up/Pull-Down Resistors for Control Pins | 10 kΩ                          |  |  |  |  |
| CONFIG1/CONFIG2 Pull-Down Resistors          | 1 M $\Omega$ and 5 M $\Omega$  |  |  |  |  |

### 9.2.1.2 Detailed Design Procedure

The HD3SS215 is designed to operate with a 3.3 V power supply. Levels above those listed in the Absolute Ratings table should not be used. If using a higher voltage system power supply, a voltage regulator can be used to step down to 3.3 V. Decoupling capacitors may be used to reduce noise and improve power supply integrity. AC capacitors must be placed on the MainLink lines. Additionally, AC capacitors are placed on the AUXC lines. After the blocking capacitors, the AUXCp line must be pulled down weakly through a resistor to ground, and the AUXCn line must be pulled up weakly through a resistor to VDD. The voltage level of the control pins, AUX\_SEL and Dx\_SEL should be set according to the application and muxing desired. For a DisplayPort connector, the CONFIG1 and CONFIG2 pins should be pulled to ground through resistors. For Dual Mode adapter implementation, the CONFIG1 line may be used to perform cable adapter detection. The CONFIG2 line can be configured for an HDMI adaptor or left as a no connect for a DVI adapter. The CONFIG2 pin on the connector should be pulled up or left floating accordingly for Dual Mode adapter configuration.



## 9.2.2 HDMI Application with Two Sinks

The HD3SS215 can be placed in applications needing to switch between two sinks. In this example, the HDMI source selects between Sink A or Sink B in the 1:2 configuration.



Control for AUX\_SEL and Dx\_SEL. Setup to select Sink A shown.

Figure 7. Application Diagram for a 1:2 Configuration with HDMI Source and Connectors

### 9.2.2.1 Design Requirements

**Table 3. Design Parameters** 

| DESIGN PARAMETER                             | EXAMPLE VALUE                                              |
|----------------------------------------------|------------------------------------------------------------|
| VDD                                          | 3.3 V                                                      |
| Decoupling Capacitors                        | 0.1 μF                                                     |
| DDC Pull-Up Resistors                        | 1.5 k $\Omega$ to 2 k $\Omega$ to 5 V (2 k $\Omega$ shown) |
| Pull-Up/Pull-Down Resistors for Control Pins | 10 kΩ                                                      |
| HPD Pull-Down Resistor                       | 100 kΩ                                                     |



### 9.2.2.2 Detailed Design Procedure

The HD3SS215 is designed to operate with a 3.3 V power supply. Levels above those listed in the Absolute Ratings table should not be used. If using a higher voltage system power supply, a voltage regulator can be used to step down to 3.3 V. Decoupling capacitors may be used to reduce noise and improve power supply integrity. Pull-up resistors to 5 V must be placed on the source side DDC clock and data lines according to the HDMI2.0 Standard. A weak pull down resistor should be placed on the source side HPD line. This is to ensure the source can differentiate between when HPD is disconnected or at a high voltage level. The AUX\_SEL and Dx\_SEL control pins should be set according to the application and desired muxing.

## 9.2.3 HDMI 2:1 Sink Application Using the RTQ Package

The HD3SS215 can be placed in applications needing to switch between two HDMI connectors and one Generic HDMI sink.



AUX\_SEL and Dx\_SEL configured for A to C

Figure 8. HDMI 2:1 Sink Application Using the RTQ Package

#### **NOTE**

According to the HDMI specification the DDC 2-k $\Omega$  pullup resistors can be replaced by 47-k $\Omega$  pullups. Figure 8 schematic and Figure 11 PCB layout example shows 47-k $\Omega$  pullup resistors.



## 10 Power Supply Recommendations

The HD3SS215 is designed to operate with a 3.3-V power supply. Levels above those listed in the Absolute Ratings table should not be used. If using a higher voltage system power supply, a voltage regulator can be used to step down to 3.3 V. Decoupling capacitors must be used to reduce power supply noise.

### 11 Layout

### 11.1 Layout Guidelines

- The ESD and EMI protection devices (if used) should be placed as close as possible to the connector.
- · Place voltage regulators as far away as possible from the high-speed differential pairs.
- It is recommended that small decoupling capacitors for the HD3SS215 power rail be placed close to the
  device.
- The high-speed differential signal traces should be routed on the top layer to avoid the use of vias and allow clean interconnects to the mux.
- The high speed differential signal traces should be routed parallel to each other as much as possible. It is recommended the traces be symmetrical.
- In order to control impedance for transmission lines, a solid ground plane should be placed next to the highspeed signal layer. This also provides an excellent low-inductance path for the return current flow.
- The power plane should be placed next to the ground plane to create additional high-frequency bypass capacitance.
- Adding test points will cause impedance discontinuity and will therefore negatively impact signal performance.
   If test points are used, they should be placed in series and symmetrically. They must not be placed in a manner that causes stubs on the differential pair.
- Avoid 90 degree turns in traces. The use of bends in differential traces should be kept to a minimum. When
  bends are used, the number of left and right bends should be as equal as possible and the angle of the bend
  should be ≥135 degrees. This will minimize any length mismatch caused by the bends and therefore minimize
  the impact bends have on EMI.



### 11.2 Layout Example

An example layout for the HD3SS215 shows the device implemented on a 4-layer board. The layout figures follow the DisplayPort application schematic above. The top layer layout view shows the signal routing for two sources and one sink. The bottom layer layout view shows the remaining signal routing and a copper pour implemented for the decoupling capacitors.



Figure 9. Top Layer Layout View



Figure 10. Bottom Layer Layout View



## **Layout Example (continued)**



Figure 11. RTQ Layout for 2:1 HDMI Sink Application



### 12 器件和文档支持

### 12.1 社区资源

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

## 12.2 商标

E2E is a trademark of Texas Instruments.

所有商标均为其各自所有者所有。

### 12.3 静电放电警告



这些装置包含有限的内置 ESD 保护。 存储或装卸时,应将导线一起截短或将装置放置于导电泡棉中,以防止 MOS 门极遭受静电损伤。

## 12.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 13 机械封装和可订购信息

以下页中包括机械封装和可订购信息。这些信息是针对指定器件可提供的最新数据。这些数据会在无通知且不对本文档进行修订的情况下发生改变。欲获得该数据表的浏览器版本,请查阅左侧的导航栏。

#### 重要声明

德州仪器(TI) 及其下属子公司有权根据 JESD46 最新标准, 对所提供的产品和服务进行更正、修改、增强、改进或其它更改, 并有权根据 JESD48 最新标准中止提供任何产品和服务。客户在下订单前应获取最新的相关信息, 并验证这些信息是否完整且是最新的。所有产品的销售都遵循在订单确认时所提供的TI 销售条款与条件。

TI 保证其所销售的组件的性能符合产品销售时 TI 半导体产品销售条件与条款的适用规范。仅在 TI 保证的范围内,且 TI 认为 有必要时才会使用测试或其它质量控制技术。除非适用法律做出了硬性规定,否则没有必要对每种组件的所有参数进行测试。

TI 对应用帮助或客户产品设计不承担任何义务。客户应对其使用 TI 组件的产品和应用自行负责。为尽量减小与客户产品和应 用相关的风险,客户应提供充分的设计与操作安全措施。

TI 不对任何 TI 专利权、版权、屏蔽作品权或其它与使用了 TI 组件或服务的组合设备、机器或流程相关的 TI 知识产权中授予 的直接或隐含权限作出任何保证或解释。TI 所发布的与第三方产品或服务有关的信息,不能构成从 TI 获得使用这些产品或服 务的许可、授权、或认可。使用此类信息可能需要获得第三方的专利权或其它知识产权方面的许可,或是 TI 的专利权或其它 知识产权方面的许可。

对于 TI 的产品手册或数据表中 TI 信息的重要部分,仅在没有对内容进行任何篡改且带有相关授权、条件、限制和声明的情况 下才允许进行 复制。TI 对此类篡改过的文件不承担任何责任或义务。复制第三方的信息可能需要服从额外的限制条件。

在转售 TI 组件或服务时,如果对该组件或服务参数的陈述与 TI 标明的参数相比存在差异或虚假成分,则会失去相关 TI 组件 或服务的所有明示或暗示授权,且这是不正当的、欺诈性商业行为。TI 对任何此类虚假陈述均不承担任何责任或义务。

客户认可并同意,尽管任何应用相关信息或支持仍可能由 TI 提供,但他们将独力负责满足与其产品及在其应用中使用 TI 产品 相关的所有法律、法规和安全相关要求。客户声明并同意,他们具备制定与实施安全措施所需的全部专业技术和知识,可预见 故障的危险后果、监测故障及其后果、降低有可能造成人身伤害的故障的发生机率并采取适当的补救措施。客户将全额赔偿因 在此类安全关键应用中使用任何 TI 组件而对 TI 及其代理造成的任何损失。

在某些场合中,为了推进安全相关应用有可能对 TI 组件进行特别的促销。TI 的目标是利用此类组件帮助客户设计和创立其特 有的可满足适用的功能安全性标准和要求的终端产品解决方案。尽管如此,此类组件仍然服从这些条款。

TI 组件未获得用于 FDA Class III(或类似的生命攸关医疗设备)的授权许可,除非各方授权官员已经达成了专门管控此类使 用的特别协议。

只有那些 TI 特别注明属于军用等级或"增强型塑料"的 TI 组件才是设计或专门用于军事/航空应用或环境的。购买者认可并同 意,对并非指定面向军事或航空航天用途的 TI 组件进行军事或航空航天方面的应用,其风险由客户单独承担,并且由客户独 力负责满足与此类使用相关的所有法律和法规要求。

TI 己明确指定符合 ISO/TS16949 要求的产品,这些产品主要用于汽车。在任何情况下,因使用非指定产品而无法达到 ISO/TS16949 要求,TI不承担任何责任。

|               | 产品                                 |              | 应用                       |
|---------------|------------------------------------|--------------|--------------------------|
| 数字音频          | www.ti.com.cn/audio                | 通信与电信        | www.ti.com.cn/telecom    |
| 放大器和线性器件      | www.ti.com.cn/amplifiers           | 计算机及周边       | www.ti.com.cn/computer   |
| 数据转换器         | www.ti.com.cn/dataconverters       | 消费电子         | www.ti.com/consumer-apps |
| DLP® 产品       | www.dlp.com                        | 能源           | www.ti.com/energy        |
| DSP - 数字信号处理器 | www.ti.com.cn/dsp                  | 工业应用         | www.ti.com.cn/industrial |
| 时钟和计时器        | www.ti.com.cn/clockandtimers       | 医疗电子         | www.ti.com.cn/medical    |
| 接口            | www.ti.com.cn/interface            | 安防应用         | www.ti.com.cn/security   |
| 逻辑            | www.ti.com.cn/logic                | 汽车电子         | www.ti.com.cn/automotive |
| 电源管理          | www.ti.com.cn/power                | 视频和影像        | www.ti.com.cn/video      |
| 微控制器 (MCU)    | www.ti.com.cn/microcontrollers     |              |                          |
| RFID 系统       | www.ti.com.cn/rfidsys              |              |                          |
| OMAP应用处理器     | www.ti.com/omap                    |              |                          |
| 无线连通性         | www.ti.com.cn/wirelessconnectivity | 德州仪器在线技术支持社区 | www.deyisupport.com      |
|               |                                    |              |                          |

邮寄地址: 上海市浦东新区世纪大道1568 号,中建大厦32 楼邮政编码: 200122 Copyright © 2016, 德州仪器半导体技术(上海)有限公司





13-Nov-2018

#### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type               | _       | Pins | _    |                            | Lead/Ball Finish    | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|----------------------------|---------|------|------|----------------------------|---------------------|---------------------|--------------|----------------|---------|
|                  | (1)    |                            | Drawing |      | Qty  | (2)                        | (6)                 | (3)                 |              | (4/5)          |         |
| HD3SS215IRTQR    | ACTIVE | QFN                        | RTQ     | 56   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU   Call TI | Level-3-260C-168 HR | -40 to 85    | HD3SS215I      | Samples |
| HD3SS215IRTQT    | ACTIVE | QFN                        | RTQ     | 56   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-3-260C-168 HR | -40 to 85    | HD3SS215I      | Samples |
| HD3SS215IZQER    | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQE     | 50   | 2500 | Green (RoHS<br>& no Sb/Br) | SNAGCU              | Level-3-260C-168 HR | -40 to 85    | HD3SS215I      | Samples |
| HD3SS215IZQET    | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQE     | 50   | 250  | Green (RoHS<br>& no Sb/Br) | SNAGCU              | Level-3-260C-168 HR | -40 to 85    | HD3SS215I      | Samples |
| HD3SS215RTQR     | ACTIVE | QFN                        | RTQ     | 56   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-3-260C-168 HR | 0 to 70      | HD3SS215       | Samples |
| HD3SS215RTQT     | ACTIVE | QFN                        | RTQ     | 56   | 250  | Green (RoHS<br>& no Sb/Br) | CU NIPDAU           | Level-3-260C-168 HR | 0 to 70      | HD3SS215       | Samples |
| HD3SS215ZQER     | ACTIVE | BGA<br>MICROSTAR<br>JUNIOR | ZQE     | 50   | 2500 | Green (RoHS<br>& no Sb/Br) | SNAGCU              | Level-3-260C-168 HR | 0 to 70      | HD3SS215       | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

13-Nov-2018

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

## PACKAGE MATERIALS INFORMATION

www.ti.com 9-May-2016

## TAPE AND REEL INFORMATION





| A0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| В0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type                  | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|----------------------------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| HD3SS215IRTQR | QFN                              | RTQ                | 56 | 2000 | 330.0                    | 16.4                     | 8.3        | 8.3        | 1.1        | 12.0       | 16.0      | Q2               |
| HD3SS215IRTQT | QFN                              | RTQ                | 56 | 250  | 180.0                    | 16.4                     | 8.3        | 8.3        | 1.1        | 12.0       | 16.0      | Q2               |
| HD3SS215IZQER | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQE                | 50 | 2500 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q1               |
| HD3SS215IZQET | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQE                | 50 | 250  | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q1               |
| HD3SS215RTQR  | QFN                              | RTQ                | 56 | 2000 | 330.0                    | 16.4                     | 8.3        | 8.3        | 1.1        | 12.0       | 16.0      | Q2               |
| HD3SS215RTQT  | QFN                              | RTQ                | 56 | 250  | 180.0                    | 16.4                     | 8.3        | 8.3        | 1.1        | 12.0       | 16.0      | Q2               |
| HD3SS215ZQER  | BGA MI<br>CROSTA<br>R JUNI<br>OR | ZQE                | 50 | 2500 | 330.0                    | 12.4                     | 5.3        | 5.3        | 1.5        | 8.0        | 12.0      | Q1               |

www.ti.com 9-May-2016



\*All dimensions are nominal

| Device        | Package Type            | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|-------------------------|-----------------|------|------|-------------|------------|-------------|
| HD3SS215IRTQR | QFN                     | RTQ             | 56   | 2000 | 367.0       | 367.0      | 38.0        |
| HD3SS215IRTQT | QFN                     | RTQ             | 56   | 250  | 210.0       | 185.0      | 35.0        |
| HD3SS215IZQER | BGA MICROSTAR<br>JUNIOR | ZQE             | 50   | 2500 | 336.6       | 336.6      | 31.8        |
| HD3SS215IZQET | BGA MICROSTAR<br>JUNIOR | ZQE             | 50   | 250  | 336.6       | 336.6      | 31.8        |
| HD3SS215RTQR  | QFN                     | RTQ             | 56   | 2000 | 367.0       | 367.0      | 38.0        |
| HD3SS215RTQT  | QFN                     | RTQ             | 56   | 250  | 210.0       | 185.0      | 35.0        |
| HD3SS215ZQER  | BGA MICROSTAR<br>JUNIOR | ZQE             | 50   | 2500 | 336.6       | 336.6      | 31.8        |



PLASTIC BALL GRID ARRAY



### MicroStar Junior is trademark of Texas Instruments.

#### NOTES:

- All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. Reference JEDEC registration MO-225.



PLASTIC BALL GRID ARRAY



NOTES: (continued)

4. Final dimensions may vary due to manufacturing tolerance considerations and also routing constraints. For information, see Texas Instruments literature number SSYZ015 (www.ti.com/lit/ssyz015).



PLASTIC BALL GRID ARRAY



NOTES: (continued)

5. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release.



8 x 8, 0.5 mm pitch

PLASTIC QUAD FLATPACK - NO LEAD



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4224653/A





PLASTIC QUAD FLATPACK - NO LEAD



### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. The package thermal pad must be soldered to the printed circuit board for thermal and mechanical performance.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

- 4. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).
- 5. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC QUAD FLATPACK - NO LEAD



NOTES: (continued)

6. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



### 重要声明和免责声明

TI 均以"原样"提供技术性及可靠性数据(包括数据表)、设计资源(包括参考设计)、应用或其他设计建议、网络工具、安全信息和其他资源,不保证其中不含任何瑕疵,且不做任何明示或暗示的担保,包括但不限于对适销性、适合某特定用途或不侵犯任何第三方知识产权的暗示担保。

所述资源可供专业开发人员应用TI产品进行设计使用。您将对以下行为独自承担全部责任: (1)针对您的应用选择合适的TI产品; (2)设计、验证并测试您的应用; (3)确保您的应用满足相应标准以及任何其他安全、安保或其他要求。所述资源如有变更,恕不另行通知。TI对您使用所述资源的授权仅限于开发资源所涉及TI产品的相关应用。除此之外不得复制或展示所述资源,也不提供其它TI或任何第三方的知识产权授权许可。如因使用所述资源而产生任何索赔、赔偿、成本、损失及债务等,TI对此概不负责,并且您须赔偿由此对TI及其代表造成的损害。

TI 所提供产品均受TI 的销售条款 (http://www.ti.com.cn/zh-cn/legal/termsofsale.html) 以及ti.com.cn上或随附TI产品提供的其他可适用条款的约束。TI提供所述资源并不扩展或以其他方式更改TI 针对TI 产品所发布的可适用的担保范围或担保免责声明。

邮寄地址: 上海市浦东新区世纪大道 1568 号中建大厦 32 楼,邮政编码: 200122 Copyright © 2019 德州仪器半导体技术(上海)有限公司