Fall 2019



California State University, Northridge

Department of Electrical and Computer Engineering

ECE 526L

Experiment # 2
Structural Modeling of a JK Flip-Flop

Sept. 19, 2019

Authors: Ridge Tejuco

Professor: Ronald Mehler Ph.D

I hereby attest that this lab report is entirely my own work. I have not copied either code or text from anyone, nor have I allowed or will I allow anyone to copy my work.

| Name | (printed) _ | <br> |  |
|------|-------------|------|--|
| Name | (signed)    | <br> |  |
| Date |             |      |  |

## <u>Analysis</u>

Figure 1. JK FF Waveform at 50% Duty cycle



The first input that is checked is RD\_NOT = 0 and SD\_NOT = 1 which is an asynchronous RST. Looking closely at figure 2, The output Q\_ is given after 6.5 ns, which makes sense because RD\_NOT feeds a value of 0 right into Q\_'s NAND Gate, therefore Q\_ is logic high regardless of the other inputs. This NAND gate has 3 inputs and is a primary output, which overall has a total delay of  $T_{NAND4}$  = 6.5 ns.

For output Q of RST, because SD\_NOT = 1, the NAND4 needs to wait for Q\_ and N2. NAND2 also has an input of 0 from CP, therefore no other gates need to be checked. NAND2 has a gate delay of 5.5 ns, which is less that Q\_'s NAND5 of 6.5 ns, therefore Output Q has a delay of  $T_{NAND4} + T_{NAND5} = 13$ ns.

Figure 2. RST output delays



The second input checked is J = 1,  $K_NOT = 1$ ,  $SD_NOT = 1$  and  $RD_NOT = 1$ , which is a Load 1 where Q = 1 is expected. This function is synchronous, so it starts at the next clock pulse. Looking closely at the outputs of figure 3, the feed back between Q and  $Q_NOT$  cause the outputs to bounce back and forth between 0's and 1's. The Output completely stabilizes to the expected response after about 38.5 ns.

Figure 3.1 Load 1 start time and output delays Start: 95ns 127ns



One way to determine response time is to analyze the longest path from an input to an output. Looking at Figure 4, the longest path from Al to Q is seen. The total sum of these delays is 35.5 ns.

$$F = \frac{1}{T} = \frac{1}{35.5 \, ns} = 28571 \, MHz$$

Figure 4. Propagation delay for the longest path

| Gate/Wire   | Delay (ns) | Fanout (ns) |
|-------------|------------|-------------|
| AND1/a1     | 3.5        | 1           |
| NOR1/ nr    | 1.5        | 2           |
| NAND1/n1    | 2.5        | 1           |
| NAND2/ n2   | 2.5        | 3           |
| NAND3/n3    | 2.5        | 3           |
| NAND5/Q_n   | 2.5        | 4           |
| NAND4/Q     | 2.5        | 4           |
| Total JK_FF | 35.5 ns    |             |



133.5ns

The most common and largest time delay found in the simulation is a total delay of 38.5 ns. The operating frequency of the circuit can be calculated as the following.

$$F = \frac{1}{T} = \frac{1}{38.5 \, ns} = 25.96 \, MHz$$

The simulation is a much more accurate representation of the Flip flop's operating frequency because it takes into account the previous inputs impact as previous conditions and as feedback. These conditions control can both shorten and lengthen the time it takes to read the correct output.

Figure 5. JK FF Waveform @ 10% duty cycle



The clock pulse was set to a duty cycle of 10%. Looking closer at Figure 5, some of the outputs are not correct at all in the waveform. For example, where J = 1; K\_NOT = 1; SD\_ = 1; RD\_ = 1;. A value of Q = 1 is expected, However, the value is held even over multiple clock cycles. Another thing that is missing is the bouncing of values between Q and Q\_. This may be occurring because there is not enough delay to allow for propagation of the outputs. The higher duty cycle is needed because the positive level of the clock allows for propagation between Q and Q\_. If a higher delay is needed to get the correct results, then the Operating Frequency must decrease as the duty cycle is decreased.

```
/*----
CSUN - ECE 526L - Experiment 2
Ridge Tejuco
______
JK FF.v
SEPT 19, 2019
_____*/
// Reference of 1 ns, accuracy of .1 ns;
`timescale 1 ns / 100 ps
//Define delays of inputs and fanouts
`define TIME DELAY 1 1.5
`define TIME DELAY 2 2.5
`define TIME DELAY 3 3.5
`define FANOUT1 1.0
`define FANOUT2 2.0
`define FANOUT3 3.0
`define PRIMARY 4.0
module JK FF(Q ,Q,J,K NOT,CP,RD ,SD );
   //outputs inputs
   output Q ,Q;
   input J,K NOT,CP,RD ,SD ;
   //signal type & declare fanout delays
   wire #`PRIMARY Q ,Q;
                                           //Primary Output = 4 ns
   wire J, K NOT, CP, RD , SD ;
   //variables & fanout delays
   wire #`FANOUT1 N1, A1, A2;
                                           //FANOUT1 = 1 ns
   wire #`FANOUT2 NR;
                                           //FANOUT2 = 2 ns
   wire #`FANOUT3 N2, N3;
                                           //FANOUT3 = 3 ns
   //netlist
   // 4 inputs gate delay = 3.5 ns
   and #`TIME DELAY 3 (A1,N3,RD ,Q ,J);
   and #`TIME DELAY 3 (A2,Q,K NOT,RD ,N3);
   // 2 inputs delay = 1.5ns
   nor #`TIME DELAY 1 (NR,A1,A2);
   nand #`TIME DELAY 1 (N1, N2, NR);
   // 3 inputs delay = 2.5ns;
   nand #`TIME DELAY 2 (N2,N1,CP,RD );
   nand #`TIME DELAY 2 (N3, N2, CP, NR);
   nand #`TIME DELAY 2 (Q,SD ,N2,Q );
   nand #`TIME DELAY 2 (Q ,RD ,Q,N3);
endmodule
```

```
CSUN - ECE 526L - Experiment 2
Ridge Tejuco
______
TB JK FF.v
SEPT 19, 2019
_____*/
`timescale 1 ns/ 100 ps;
`define DELAY #45
// Defines logging functions
`define CHECK OUTPUT #45 $strobe(" OUTPUT: Q = %b, Q = %b,
@TIME:%Od",Q,Q ,$time)
//Delay of CHECK OUTPUT allows for propogation
`define WRITE INPUT $write(" INPUT: J = %b, K NOT = %b, ",J,K NOT)
`define DISPLAY INPUT $display(" INPUT: J = %b, K_NOT = %b", J, K_NOT)
`define DISPLAY TIME $display("TIME: %0d", $time);
//Defines test input functions
`define HOLD J = 1'b0; K NOT = 1'b1; SD__ = 1'b1; RD__ = 1'b1;
`define TOGGLE J = 1'b1; K NOT = 1'b0; SD = 1'b1; RD = 1'b1;
`define RST SD =1'b1; RD = 1'b0;
`define LOADO J = 1'b0; K NOT = 1'b0; SD = 1'b1; RD = 1'b1;
`define LOAD1 J = 1'b1; K NOT = 1'b1; SD = 1'b1; RD = 1'b1;
`define SET SD = 1'b0; RD = 1'b1;
`define INDETERMINATE SD = 1'b0; RD = 1'b0;
//Test bench module
module TB JK FF();
   //inputs
   reg CP,SD__,RD__,J,K_NOT;
   //outputs
   wire Q , Q;
   //instantiate the JK FF;
   JK FF UUT(Q ,Q,J,K_NOT,CP,RD__,SD__);
 //Create the clock
   always begin
     #5.0 CP = !CP;
   end
//Start Inputs and Logging
initial
    $monitorb(" SET/RST: SD_ = %b , RD_ = %b", SD_, RD_);
```

```
initial begin
    $vcdpluson;
     //initialize RST and CLK
     CP = 0; J = 0; K NOT = 0; `RST
     `DISPLAY TIME;
     `WRITE INPUT;
     `CHECK OUTPUT;
     //========
     //test LOAD1
     `DELAY `LOAD1
     `DISPLAY TIME;
     `WRITE INPUT;
     `CHECK OUTPUT;
     //=========
     //test TOGGLE
     `DELAY `TOGGLE // JK = 10, Q = Q = 0
     `DISPLAY TIME;
     `DISPLAY INPUT;// no need to check RD or SD
     `CHECK OUTPUT;
     //=========
     //test SET
     `DELAY `SET // SD = 1, Q = 1
     `DISPLAY TIME;
     `CHECK OUTPUT;
     //=========
     //test HOLD
     `DELAY `HOLD // JK = 01, Q = Q = 0
     `DISPLAY TIME;
     `WRITE INPUT;
     `CHECK OUTPUT;
     //=========
     //test LOAD0
     `DELAY `LOADO // JK = 00, Q = 0
     `DISPLAY TIME;
     `DISPLAY INPUT;
     `CHECK OUTPUT;
     //=========
     //test SET and RST at the same time.
     `DELAY `INDETERMINATE // SD = 1, RD = 1, Q = UNKNOWN
     `DISPLAY TIME;
     `CHECK OUTPUT;
     `DELAY $finish;
   end
endmodule
```

```
CSUN - ECE 526L - Experiment 2
Ridge Tejuco
______
lab2.log
SEPT 19, 2019
_____*/
Chronologic VCS simulator copyright 1991-2017
Contains Synopsys proprietary information.
Compiler version N-2017.12-SP2-2 Full64; Runtime version
N-2017.12-SP2-2 Full64; Sep 19 09:27 2019
VCD+ Writer N-2017.12-SP2-2 Full64 Copyright (c) 1991-2017 by Synopsys Inc.
TIME: 0
    INPUT: J = 0, K NOT = 0, SET/RST: SD = 1 , RD = 0
    OUTPUT: Q = 0, Q = 1, Q = 1
TIME:90
    INPUT: J = 1, K NOT = 1, SET/RST: SD = 1 , RD = 1
    OUTPUT: Q = 1, Q = 0, Q = 1
TIME: 180
    INPUT: J = 1, K NOT = 0
    OUTPUT: Q = 0, Q = 1, @TIME:225
TIME: 270
    SET/RST: SD = 0 , RD = 1
    OUTPUT: Q = 1, Q = 0, @TIME:315
TIME:360
    INPUT: J = 0, K NOT = 1, SET/RST: SD = 1 , RD = 1
    OUTPUT: Q = 1, Q = 0, Q = 0
TIME: 450
    INPUT: J = 0, K NOT = 0
    OUTPUT: Q = 0, Q = 1, @TIME:495
TIME: 540
    SET/RST: SD = 0 , RD = 0
    OUTPUT: Q = 1, Q_{-} = 1, @TIME:585
$finish called from file "TB JK FF.v", line 85.
$finish at simulation time
        VCS Simulation Report
Time: 630000 ps
CPU Time: 0.280 seconds; Data structure size: 0.0Mb
Thu Sep 19 09:27:50 2019
```