Division :- Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 2

## **BCD & Excess 3 Adder**

**AIM**: To design & implement of single digit BCD using IC 7483.

**OBJECTIVE:** 1. To study the BCD arithmetic rules.

2. Comparison between binary and BCD codes.

#### IC's USED:

IC 7483 (4 bit Binary adder), IC 7404(Hex INV), 7432 (OR-gate), 7408 (AND-gate), 7486 (EXOR gate)

## THEORY:

## **BCD Adder:**

BCD adder is a circuit that adds two BCD digits & produces a sum of digits also in BCD. Rules for BCD addition:

- 1. Add two numbers using rules of Binary addition.
- 2. If the 4 bit sum is greater than 9 or if carry is generated then the sum is invalid. To correct the sum add 0110 i. e. (6)10 to sum. If carry is generated from this addition add it to next higher order BCD digit.
- 3. If the 4 bit sum is less than 9 or equal to 9 then sum is in proper form. **CASE I : Sum <= 9 & carry = 0.**

Add BCD digits 3 & 4

0111

Answer is valid BCD number = (7)BCD & so 0110 is not added.

## CASE II : Sum > 9 & carry = 0.

Add BCD digits 6 & 5

1. 0110 + 0101 ---------1011

Digital Laboratory DYPCOE 1 / 44

Division: Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 2

Invalid BCD (since sum > 9) so 0110 is to be added

+0110

-----

**1**0001

1 1

(1 1)BCD

Valid BCD result = (11) BCD

CASE III : Sum < = 9 & carry = 1.

Add BCD digits 9 & 9

+ 1001

-----

**1**0010

Invalid BCD (since Carry = 1) so 0110 is to be added

0110

-----

11000

(1 8)BCD

Valid BCD result = (18) BCD

Digital Laboratory DYPCOE 2 / 44

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 2

2. BCD & Excess 3 Adder

Digital Laboratory DYPCOE 3 / 44

Division :- Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 2

2. BCD & Excess 3 Adder

## Design of BCD adder:

- 1. To execute first step i. e. binary addition of two 4 bit numbers we will use IC 7483 (with Cin = 0), which is 4 bit binary adder.
- 2. We need to design a digital circuit which will sense sum & carry of IC 7483 & if sum exceeds 9 or carry = 1, this digital circuit will produce high output otherwise its output will be zero.

## Circuit to check invalid BCD:

First we will design circuit to check sum & then we will logically OR output of this circuit to carry output of IC 7483

For digital circuit which we are going to design we will have 4 inputs (S3, S2, S1, S0) & only 1 output Y.

- a) Y output of this circuit. Will be ORed with carry output of first adder IC7483.
- **b)** If BCD result is invalid i. e. sum output of first 7483 we have to add (6)10 i.e. (0110)2 that means we need one more binary adder IC 7483.
- c) If BCD result is valid (i.e. final output of the circuit to check validity is 0) we will make an arrangement that second adder IC 7483 adds (0)10 i. e. (0000)2 to the sum of the first adder IC 7483. The output of the combinational circuit is used as final output carry & carry output of second adder IC is ignored.

Digital Laboratory DYPCOE 4 / 44

Division :- Second Year - IT - 047

Subject :- LDCO Lab Assignment No. 2

2. BCD & Excess 3 Adder

# i ) Truth Table for design of combinational circuit for BCD adder to check invalid BCD :

|    | OUTPUT |    |    |   |  |  |
|----|--------|----|----|---|--|--|
| S3 | S2     | S1 | S0 | Y |  |  |
| 0  | 0      | 0  | 0  | 0 |  |  |
| 0  | 0      | 0  | 1  | 0 |  |  |
| 0  | 0      | 1  | 0  | 0 |  |  |
| 0  | 0      | 1  | 1  | 0 |  |  |
| 0  | 1      | 0  | 0  | 0 |  |  |
| 0  | 1      | 0  | 1  | 0 |  |  |
| 0  | 1      | 1  | 0  | 0 |  |  |
| 0  | 1      | 1  | 1  | 0 |  |  |
| 1  | 0      | 0  | 0  | 0 |  |  |
| 1  | 0      | 0  | 1  | 0 |  |  |
| 1  | 0      | 1  | 0  | 1 |  |  |
| 1  | 0      | 1  | 1  | 1 |  |  |
| 1  | 1      | 0  | 0  | 1 |  |  |
| 1  | 1      | 0  | 1  | 1 |  |  |
| 1  | 1      | 1  | 0  | 1 |  |  |
| 1  | 1      | 1  | 1  | 1 |  |  |

# ii) K-map for reduced Boolean expressions of output :

Digital Laboratory DYPCOE 5 / 44

Name :- Rishabh Jain Division :- Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 2

2. BCD & Excess 3 Adder

| ∖ S3S2 |    |    |    |    |  |  |  |  |  |
|--------|----|----|----|----|--|--|--|--|--|
| S1S0\  | 00 | 01 | 11 | 10 |  |  |  |  |  |
| 00     | 0  | 0  | 1  | 0  |  |  |  |  |  |
| 01     | 0  | 0  | 1  | 0  |  |  |  |  |  |
| 11     | 0  | 0  | 1  | 1  |  |  |  |  |  |
| 10     | 0  | 0  | 1  | 1  |  |  |  |  |  |

$$Y = S3S2 + S3S1$$

# iii) Circuit diagram:



# iv) Circuit diagram for BCD adder :

Digital Laboratory DYPCOE 6 / 44

Division: Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 2

## 2. BCD & Excess 3 Adder



# v) Hardware Requirements:

Digital Laboratory DYPCOE 7 / 44

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 2

2. BCD & Excess 3 Adder

| GATE   | Quantity | IC   | Quantity |  |
|--------|----------|------|----------|--|
|        |          |      |          |  |
| Binary | 2        | 7483 | 2        |  |
| adder  |          |      |          |  |
| AND    | 2        | 7408 | 1        |  |
| OR     | 2        | 7432 | 1        |  |

2. BCD & Excess 3 Adder

2. BCD & Excess 3 Adder

# **OBSERVATION:**

# **BCD** adder:

| INPUT                   |    |    |                         |                 | OUTPUT |     |                 |      |                 |        |        |                 |
|-------------------------|----|----|-------------------------|-----------------|--------|-----|-----------------|------|-----------------|--------|--------|-----------------|
| 1 <sup>st</sup> Operand |    |    | 2 <sup>nd</sup> Operand |                 |        | MSD | LSD             |      |                 |        |        |                 |
| A3<br>(MSB)             | A2 | A1 | A0<br>(LSB<br>)         | B3<br>(MS<br>B) | B2     | B1  | B0<br>(LSB<br>) | Cout | S3<br>(MS<br>B) | S<br>2 | S<br>1 | S0<br>(LSB<br>) |
| 0                       | 1  | 0  | 0                       | 0               | 1      | 0   | 1               | 0    | 1               | 0      | 0      | 1               |
| 0                       | 1  | 1  | 0                       | 0               | 1      | 1   | 0               | 1    | 1               | 1      | 0      | 0               |
|                         |    |    |                         |                 |        |     |                 |      |                 |        |        |                 |

Digital Laboratory DYPCOE 8 / 44

Division :- Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 2

## 2. BCD & Excess 3 Adder

## **CONCLUSION:**

BCD adder is designed using IC 7483 & tested for all possible combinations.

# FAQ's:

- **1.** Explain and Write the significance of. BCD number system
- **2.** Write the applications of BCD & Excess 3 code.
- **3.** Explain the rules of BCD & Excess 3 arithmetic.
- **4.** What is the difference between BCD and binary codes?
- **5.** What do you mean by unpacked and packed BCD nos.?

## PRACTISE ASSIGNMENTS / EXERCISE / MODIFICATIONS:

- 1. Design & implement two digit BCD adder using IC 7483.
- 2. Design & implement single digit BCD subtractor using 10's complement method.
- 3. Design & implement 9's complement.
- 4. Excess-3 Adder.

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 2

