Division :- Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 3

# 3. Study of Multiplexer & Decoder

#### **AIM: Part A – MUX IC 74153**

- 1) Verification of IC.
- 2) Implementation of 8:1 Mux by cascading 2, 4:1 mux in IC 74153
- 3) Boolean function implementation
- 4) Full adder implementation using hardware reduction table.

#### **OBJECTIVE:**

- 1. To study the multiplexer, Types of Multiplexer.
- 2. To study the applications of multiplexer.

#### IC's USED:

IC 74153, 7404.

#### THEORY:

### **Multiplexer:**

Multiplexer are combinational digital circuits equating as controlled switches with several data inputs (Io, I1, I2 ...) & one single data output ("out"). At any time one of the I/p is transmitted to output. According to binary signals applied on control pairs to circuit. Usually the number of data inputs is a power of two. Multiplexing is the process of transmitting a large no. of information units over a small no. of channel / digital multiplexer is a combinational large circuit which performs the operation of multiplexing. It selects the operation of multiplexing. It selects the operation of binary information from one of the many input lines & transfer to a single o/p line. Multiplexer is called a data selector or multiposition switch because it selects one of the many input. Selection of a particular line is controlled by a set of a selection lines or selects inputs.

The number of select lines depends upon no. of input lines. Generally, there is 'n' selects line for 'm' input lines. By applying a particular code on select lines is transmitted on the output lines.

Block diagram of MUX is shown. at contains '2<sup>m</sup>, input lines 'm' select & one unable input which is used to activate.

Division :- Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 3

#### Study of Multiplexer

dedicate MUX . Depending upon the no. of I/P & O/P lines various types of multiplexers are available. We have  $2:1,\,4:1,\,8:1,\,16:1$  MUX. Here the first no. indicates the no. of input lines & second no. indicates the no. of output lines.

#### Uses of Mux.:

- 1) Use for Boolean function implementation.
- 2) Construct a common bus system.
- 3) To select between multiple sources & signal destination.
- 4) Inter register transfer.

# **Advantages:**

- 1) Simplification of logic expression not required.
- 2) Logic design is simplified.

#### **Disadvantage:**

Only one function can be implemented using one MUX. Hence they can't be used in combinational logic circuit which contains many function.

#### Part-A (IC 74153)

#### 1. VERIFICATION OF IC 74153:

IC 74153 is a dual layer 4:1 MUX. It has four input lines for (I<sub>0</sub>D-I<sub>3</sub>D) for second MUX & active high output. 'Y<sub>a</sub>', 'Y<sub>b</sub>' (1Y or 2Y). It has select lines S<sub>1</sub>S<sub>0</sub> common to both MUX. The Enable inputs are active low, E<sub>a</sub> & E<sub>b</sub> (1G and 2G). The MUX is activated when they are at logic o.

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 3





Function table of IC 74153.

(X= Don't Care Condition)

| <u>.</u> |    | •           | Inputs (I or II) |            |            | Output     |   |
|----------|----|-------------|------------------|------------|------------|------------|---|
| Sı       | So | E (I or II) | $D_{\theta}$     | <b>D</b> 1 | <b>D</b> 2 | <b>D</b> 3 | Y |
| X        | X  | 1           | X                | X          | X          | X          | 0 |

Division :- Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 3

| 0 | 0 | 0 | 0 | X | X | X | 0 |
|---|---|---|---|---|---|---|---|
| 0 | 0 | 0 | 1 | X | X | X | 1 |
| 0 | 1 | 0 | X | 0 | X | X | 0 |
| 0 | 1 | 0 | X | 1 | X | X | 1 |
| 1 | 0 | 0 | X | X | 0 | X | 0 |
| 1 | 0 | 0 | X | X | 1 | X | 1 |
| 1 | 1 | 0 | X | X | X | 0 | 0 |
| 1 | 1 | 0 | X | X | X | 1 | 1 |

#### 2. CASCADING OF IC 74153:

Cascading is done to expand two or more MUX IC's to a digital multiplexer with larger no. of inputs i.e. multiplexer stocks or tress is designed. The enable input is used for cascading. In case of IC 74153 we have only two select lines. But for certain application 3 select lines are required then it can be obtained by cascading using enable. Now with 3 select lines we have 8 combinations. Out of this combination the MSB is O. MSB is 1 for last four combination so we can use these MSB to select any 1 MUX out of two by connecting it to E pin of first 4:1 MUX .

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 3



Function table of IC 74153 as 8: 1 Mux by cascading 2 4:1 Mux:

| =        |               |        |                |  |  |  |
|----------|---------------|--------|----------------|--|--|--|
| Selec    | Output        |        |                |  |  |  |
| C(1G/2G) | <b>B</b> (S1) | A (S0) | Y              |  |  |  |
| 0        | 0             | 0      | $\mathbf{D}_0$ |  |  |  |
| 0        | 0             | 1      | D <sub>1</sub> |  |  |  |
| 0        | 1             | 0      | D <sub>2</sub> |  |  |  |
| 0        | 1             | 1      | <b>D</b> 3     |  |  |  |
| 1        | 0             | 0      | D4             |  |  |  |
| 1        | 0             | 1      | D <sub>5</sub> |  |  |  |
| 1        | 1             | 0      | D <sub>6</sub> |  |  |  |
| 1        | 1             | 1      | D <sub>7</sub> |  |  |  |

# 3. FUNCTION IMPLEMENTATION:

 $Y = \sum m (1, 3, 5, 6)$ 

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 3

This expression is in Standard SOP form and it is three variable function. So, we need to use mux with three select inputs i.e. 8:1 Mux. Already we have implemented 8:1 Mux using IC 74153. For Boolean function in Standard SOP form we connect data inputs corresponding to the minterms present in the given function to Vcc and remaining data inputs to ground.

### Truth table:

| 1 | Inputs | Output |   |
|---|--------|--------|---|
| С | В      | A      | Y |
| 0 | 0      | 0      | 0 |
| 0 | 0      | 1      | 1 |
| 0 | 1      | 0      | 0 |
| 0 | 1      | 1      | 1 |
| 1 | 0      | 0      | 0 |
| 1 | 0      | 1      | 1 |
| 1 | 1      | 0      | 1 |
| 1 | 1      | 1      | 0 |

### LOGIC DIAGRAM:



# **Hardware Requirements:**

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 3

| GATE | Quantity | IC    | Quantity |
|------|----------|-------|----------|
| Mux. | 1        | 74153 | 1        |
| NOT  | 1        | 7404  | 1        |
| OR   | 1        | 7432  | 1        |

#### 4. IMPLEMENTATION OF FULL ADDER USING IC 74153:

A full adder is a combinational circuit that forms the arithmetic sum of three input bits. It consists of three inputs and two outputs. Two of these variables denoted by A and B represent the two significant bits to be added. The third input represents the carry from previous lower significant position.

**Truth Table for Design of full adder:** 

| In | ıput | ı | Output |       |  |
|----|------|---|--------|-------|--|
| A  | В    | С | Sum    | Carry |  |
| 0  | 0    | 0 | 0      | 0     |  |
| 0  | 0    | 1 | 1      | 0     |  |
| 0  | 1    | 0 | 1      | 0     |  |
| 0  | 1    | 1 | 0      | 1     |  |
| 1  | 0    | 0 | 1      | 0     |  |
| 1  | 0    | 1 | 0      | 1     |  |
| 1  | 1    | 0 | 0      | 1     |  |
| 1  | 1    | 1 | 1      | 1     |  |

Sum=  $\sum m (1, 2, 4, 7)$ , Carry= $\sum m (3, 5, 6, 7)$  **Hardware** 

reduction table for Sum:

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 3

|            | Do | <b>D</b> 1 | <b>D</b> 2 | <b>D</b> 3 |
|------------|----|------------|------------|------------|
| A          | 0  | 1          | 2          | 3          |
| A          | 4  | 5          | 6          | 7          |
| i/p to MUX | A  | A          | A          | A          |

# **Hardware reduction table for Carry:**

|            | D <sub>0</sub> | <b>D</b> <sub>1</sub> | D <sub>2</sub> | <b>D</b> 3 |
|------------|----------------|-----------------------|----------------|------------|
| A          | 0              | 1                     | 2              | 3          |
| A          | 4              | 5                     | 6              | 7          |
| i/p to MUX | 0              | A                     | A              | 1          |

# Logic Diagram of Full Adder using IC 74153:



3. Study of Multiplexer

# **Hardware Requirements:**

Division :- Second Year – IT – 047

Subject :- LDCO Lab Assignment No. 3

| GATE | Quantity | IC    | Quantity |
|------|----------|-------|----------|
| Mux. | 1        | 74153 | 1        |
| NOT  | 1        | 7404  | 1        |

**Conclusion :** In this way multiplexer function and full adder is Designed, implemented & tested. & its applications are studied, implemented & tested.

### FAQ's:

- 1. What is a multiplexer?
- 2. What is a Demultiplexer?
- 3. Enlist applications of multiplexer.
- 4. Define the terms Encoder and Decoder.
- 5. What is the difference between multiplexer & demultiplexer?
- 6. What is the difference between decoder & demultiplexer?

#### PRACTICE ASSIGNMENTS / EXERCISE / MODIFICATIONS:

- 1. Implement 16:1 mux by cascading 4, 4:1 mux using IC 74153.
- 2. Implement full subtractor using hardware reduction table.

Division :- Second Year -IT - 047

Subject :- LDCO Lab Assignment No. 3

