# 硬體描述語言 Chapter 02



# Simulation, Logic System, Data Types, and Operators

Ren-Der Chen (陳仁德)
Department of Computer Science and
Information Engineering
National Changhua University of Education
E-mail: rdchen@cc.ncue.edu.tw
Fall, 2024



## **Event-Driven Simulation**

- Design verification is usually achieved through digital simulation and/or formal methods.
- A design must function correctly for all cases of the signal patterns that could be applied to its inputs.
- Logic simulation relies on a user-defined testbench, and is usually done on an event-driven simulator.

## **Zero-Delay Simulation**



# **Non-Zero-Delay Simulation**



## **Inertial Delay**

- The propagation delay of primitive gates obeys an "inertial" delay model.
- Verilog uses the propagation delay as the minimum width of an input pulse that could affect the output.
- Input pulse whose duration is shorter than the inertial delay will be suppressed.



## **Event De-Scheduling**



# **HDL-Based Simulation Methodology**

Design\_Unit\_Test\_Bench



#### **NAND** Latch

module nand\_Latch (preset, clear, q, qbar);

input preset, clear;

output q, qbar;



nand #1 G1(q, preset, qbar), G2(qbar, clear, q);
endmodule

| 2.67 15 0 | Preset | Clear | q <sub>n</sub> | q <sub>n+1</sub> | qbar <sub>n</sub> | qbar <sub>n+1</sub> |
|-----------|--------|-------|----------------|------------------|-------------------|---------------------|
| 保险组       | X 0    | 0     | 2              | 1                |                   | 1                   |
|           | 0      | 1     |                | 1                | 10-1              | 0                   |
|           | 1      | 0     | -              | 0                | (1-)              | 1                   |
|           | 1      | 1     | - 1            | $q_n$            | -                 | qbarn               |

# **Design Unit Test Bench (1/2)**



# **Design Unit Test Bench (2/2)**

```
module nand_latch_test;
               preset, clear;
  reg
  wire
               q, qbar;
  nand Latch M1 (preset, clear, q, qbar);
  initial
     $monitor("%0t preset = %b clear = %b q = %b qbar = %b",
                        $time, preset, clear, q, qbar);
  initial
                                          initial
        begin
                                               #60 $finish;
           #10 preset = 0; clear = 1;
                                       endmodule
           #10 preset = 1;
           #10 clear = 0;
           #10 clear
                        = 1;
           #10 preset
                        = 0:
       end
```

# **Expected Result**



#### **Simulation Results**

```
# 0
   preset = x clear = x q = x qbar = x
# 10 preset = 0 clear = 1 q = x qbar = x
# 11 preset = 0 clear = 1 q = 1 qbar = x
# 12 preset = 0 clear = 1 q = 1 qbar = 0
#20 preset = 1 clear = 1 q = 1 qbar = 0
#30 preset = 1 clear = 0 q = 1 qbar = 0
# 31 preset = 1 clear = 0 q = 1 qbar = 1
# 32 preset = 1 clear = 0 q = 0 qbar = 1
# 40 preset = 1 clear = 1 q = 0 qbar = 1
#50 preset = 0 clear = 1 q = 0 qbar = 1
#51 preset = 0 clear = 1 q = 1 qbar = 1
# 52 preset = 0 clear = 1 q = 1 qbar = 0 Simulation waveform
     preset
              **********
     clear
              qbar
```

#### **Model Verification**



## **Test Methodology**



#### **Variables**

- Verilog uses variables to represent values of signals in a physical circuit.
  - Variables: value may change during simulation
  - Constants: value is fixed during simulation
- Two kinds of variables
  - Nets: connectivity variables
  - Registers: data storage variables

# **Logic Value Set**

- {0, 1} is not enough
  - If a = b = 1, what is the value of c?
  - If a = b = 0, what is the value of c?
- In Verilog
  - 0 and 1: logical 0 and logical 1
  - x: unknown 無法判論分



- Example
  - a = b = 1, c = x
  - a = b = 0, c = z



#### **Four-Valued Relations**







| OR | 0 | 1 | X | Z |
|----|---|---|---|---|
| 60 | 0 | 1 | X | X |
| 1  | 1 | 1 | 1 | 1 |
| X  | X | 1 | X | X |
| Z  | X | 1 | X | X |

#### X / X-bar Problem

- b = X-bar
- In Verilog simulation, there is no such thing as "X-bar"
- b = X
- a = X (while it should be 0)



# Data Types (1/3)

| (Conn  | Registers<br>(Storage) |          |
|--------|------------------------|----------|
| wire   | supply1                | reg      |
| tri    | supply0                | integer  |
| wand   | tri1                   | real     |
| wor    | triO                   | time     |
| triand | trireg                 | realtime |
| trior  |                        |          |

## Data Types (2/3)

- Data types 建接
  - Structural connectivity: nets
    - Data storage: reg
    - Procedural computation: integer, real, time, and realtime
- All register variables are <u>static</u> their values exist throughout simulation – subject to <u>assignments</u> made under program flow.
- All members of nets establish connectivity within the structure of a design.

# Data Types (3/3)

- Objects of a given type are assigned value
  - Explicitly by behavioral statements
  - Implicitly driven by a gate
- A net is assigned value
  - Explicitly by a continuous assignment statement (assign)
     or force ... release procedural continuous statement
  - Implicitly as the output terminal of a primitive or connected to an output port of a module
- A register variable is assigned value only within a behavior (explicitly).

#### **Net Data Types**

- A net is used to create connectivity within a module.
- The logic value of a net is determined by its driver.

```
module connect_y1 (y_out, A, B);
  output y_out;
  input A, B;
  wire y1;
  not (y1, A);
  nand (y_out, y1, B);
endmodule
A

y1

y_out

y_out

B
```

# **Semantics of Verilog Nets (1/2)**

- wire 新华州的: 0, 1
  - Establishes connectivity, with no logical behavior or functionality implied.
- tri 三维状態:0,1,2
  - Has the same functionality as wire, but it will be tri-stated in hardware.



tri-state buffer

# **Semantics of Verilog Nets (2/2)**

- supply0 ft to
  - A global net connected to ground.
- supply1 言葉伐
  - A global net connected to power supply.



#### **Declarations**

```
wire [7:0] data_bus; // data_bus[7] is the MSB ^{2} ^{2} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{4} ^{
```

#### References

```
// Access to bit 5 (bit-select)
data bus[5]
data bus[3:5]
                      // Access to bits 3 to 5 (part-select)
data_bus[k+2]
                      // Access bit k+2 (bit-select)
  vect[7:0]
                                         vect[7:0] has value 36
                                        vect[3:0] has value 4
                                         vect[5:1] has value 18
                                     0 | vect[0:3] has value 2
```

#### **Undeclared Nets**

Nets that are not explicitly declared will default implicitly to wire.

```
module nand_latch (preset, clear, q, qbar);
input preset, clear;
output q, qbar;
wire preset, clear, q, qbar; // Optional
nand # 1
g1 (q, preset, qbar),
g2 (qbar, clear, q);
endmodule
```

#### **Example**

```
module assign_y1 (A, B, y_out);
input     A, B;
output     y_out;
wire     y1;

assign     y1 = ~A;
assign     y_out = ~ (y1 & B);
endmodule
```

- 1. An event on the RHS causes the RHS to be evaluated.
- 2. A change on the RHS of a continuous assignment causes an event to be scheduled for the LHS.
- The LHS of a continuous assignment must be a net.

#### **Example**



- 1. A = 1 and B = 1 cause y1 = 0 after 5 ns
- 2. enable = 0 causes y2 = z after 1 ns

# Data Type - reg (1/2)

- A reg models the feature of hardware that allows a logic value to be stored in a flip-flop or latch.
- A reg is an abstraction of a hardware storage element, but it does not correspond directly to physical memory.
- A reg variable is treated as an unsigned value.
- Example
  - reg A\_Bit\_Register;
  - **reg** [31:0] A\_Word;

# Data Type - reg (2/2)

- A reg may be assigned value only within a procedural statement.
- A reg may never be the output of a predefined primitive gate or the target of a continuous assignment.
- Example
  - The indicated values of A and B are stored in memory immediately when the statements assigning values to A and B execute.



#### Register Variable

- In simulation, all register variables have an initial value "x".
- This value may be changed by subsequent execution of a procedural statement.
- Verilog has no mechanism for undeclared register variables.
- All references to an identifier that has not been declared are assumed to be references to a net.
- Error occurs if such a reference is made within a behavior.

## **Passing Variables Through Ports**

- The value of a register variable may be changed only within a behavior.
- The external environment may not alter a register variable.

|          | Port mode |        |       |  |
|----------|-----------|--------|-------|--|
| Variable | Input     | Output | Inout |  |
| Net      | Yes       | Yes    | Yes   |  |
| Register | No        | Yes    | No    |  |



# **Two-Dimensional Arrays (Memories)**

- No true two-dimensional arrays with access to each array element.
- But an extension of the declaration of a register variable to provide a "memory" (multiple addressable cells of the same word size).
- Ex: a memory having 1,024 words (32-bit)
- Rules for implementing memories
  - Bit-select and part-select are not valid with memories.
  - Reference may be made to only a word of memory.

## Rules for Implementing Memories

- Example
   reg [31:0] cache\_memory [0:1,023];
   reg [31:0] a\_word\_register;
   reg [7:0] instr\_register;
  - a\_word\_register = cache\_memory [17];
  - instr\_register [k] = a\_word\_register [k+4];
- Improper access *Error* 
  - cache\_memory [0:4]; 「為上一次算多引 (row)

#### **Data Type - integer**

- Supports numeric computation in procedural code.
- Stored as a signed value in 2's complement format.
- Example
  - integer A1, K, Size of Memory;
  - integer Array\_of\_Ints [1:100];

## Scope of a Variable

- The scope of a variable is the module or named procedural (begin ... end) block in which it is declared.
- When a model is evaluated, the actual value passed through a port is substituted for the associated formal parameter in the model.



# Variable References and Hierarchical De-Referencing

- A variable is referenced directly by its identifier within the scope in which it is declared.
- Hierarchical de-referencing is also supported by a variable's hierarchical path name.
- In a testbench, hierarchical de-referencing is used to monitor signals.

```
TOP_MODULE_1

CHILD_MODULE_1

begin: child_block_1
...
end
```

## **Example** (1/2)

```
module test_add_rca_4 ();
   reg [3:0] a, b;
                                        b[3] a[3]
                                               b[2] a[2]
                                                        b[1] a[1]
                                                                b[0] a[0]
                                 add rca 4
   reg c_in;
                                                     c_in3
                                  c out
                                             c in4
                                                             c in2
                                                                       c in
   wire c out;
                                                         G2
                                         G4
   wire [3:0] sum;
                                        sum [3]
                                                sum [2]
                                                        sum [1]
                                                                sum [0]
   initial begin
   $monitor ("c_out = %b c_in4 = %b c_in3 = %b c_in2 = %b c_in =
   %b", c_out, M1.c_in4, M1.c_in3, M1.c_in2, c_in);
                    拿取電路內部變數
   add_rca_4 M1 (a, b, c_in, c_out, sum);
endmodule
```

test\_add\_rca\_4

## **Example (2/2)**

```
module add_rca_4 (a, b, c_in, c_out, sum);
   input
                    [3:0]
                              a, b;
                                                                            test add rca 4
   input
                              c_in;
                                                b[3] a[3]
                                                          b[2] a[2]
                                                                   b[1] a[1]
                                                                             b[0] a[0]
   output
                              c_out;
                                        add rca_4
   output
                    [3:0]
                              sum:
                                                      c_in4
                                                                c_in3|
                                          c out
                                                                         c_in2
                                                                                      c in
                                                  G4
                                                            G3
                                                                     G2
                                                                               G1
                                                 sum [3]
                                                          sum [2]
                                                                    sum [1]
                                                                             sum [0]
```

```
wire c_in4, c_in3, c_in2;
add_full G1 (a[0], b[0], c_in, c_in2, sum[0]);
add_full G2 (a[1], b[1], c_in2, c_in3, sum[1]);
add_full G3 (a[2], b[2], c_in3, c_in4, sum[2]);
add_full G4 (a[3], b[3], c_in4, c_out, sum[3]);
endmodule
```

# Constants 性績

- Declared with the keyword parameter.
- The value of a constant may not be changed during simulation, but may be changed during compilation.

```
parameter high_index = 31; // integer
```

- parameter width = 32, depth = 1024;
- parameter byte\_size = 8, byte\_max = byte\_size-1;
- parameter a real value = 6.22; // real
- parameter av\_delay = (min\_delay + max\_delay)/2;
- parameter initial\_state = 8'b1001\_0110;

#### **Direct Substitution of Parameters**

```
module modXnor (a, b, y_out);
                               size = 8, delay = 15;
   parameter
               [size-1:0]
                               a, b;
   input
   output
               [size-1:0]
                               y_out;
               [size-1:0]
                               #delay y_out = a ~^ b; //
   wire
endmodule
module param;
                       a1, b1, y1_out;
   wire [7:0]
  wire [3:0]
                       a2, b2, y2_out;
                        G1(a1, b1, y1_out);
   modXnor
                       G2(a2, b2, y2_out);
   modXnor
endmodule
```

A module instantiation may not have delay associated with it.

bitwise xnor

Parameters may not be associated with a primitive gate.

# **Operators**

| OPERATOR    | ARGUMENT         | RESULT        |
|-------------|------------------|---------------|
| Arithmetic  | Pair of Operands | Binary Word   |
| Bitwise     | Pair of Operands | Binary Word   |
| Reduction   | Single Operand   | Bit           |
| Logical     | Pair of Operands | Boolean Value |
| Relational  | Pair of Operands | Boolean Value |
| Shift       | Single Operand   | Binary Word   |
| Conditional | Three Operands   | Expression    |

## **Arithmetic Operators**

- The bit pattern stored in a register is interpreted as an unsigned value.
- A negative value is stored in 2's complement format.

|                     | 2的神事數(                                               | 多数 |
|---------------------|------------------------------------------------------|----|
| SYMBOL              | OPERATOR                                             | ,  |
| +<br>-<br>* *<br>// | Addition Subtraction Division Multiplication Modulus |    |

#### **Example**

```
module arith1;
    reg [3:0] A, B;
    wire [4:0] sum, diff1, diff2, neg;
    assign
           sum = A + B, diff1 = A - B, diff2 = B - A, neg = -A;
 initial begin
        A = 5; B = 2; Printf
 #5
         $display ("t sim A B A+B A-B B-A -A");
         $monitor ("%0t %d ...", $time, A, B, sum, diff1, diff2, neg);
        $monitor ("%0t %b ...", $time, A, B, sum, diff1, diff2, neg);
 #10
            # 5 5 2 7 3
# 15 0101 0010 0010
 end
 endmodule
                                                     B-A
                                                     29
                                                             27
Simulation
                                             00011
  result _
                                                     11101
                                                             11011
```

### **Bitwise Operators**

- Bitwise negation: ~
  - ~(101011) = 010100
- Bitwise and: &

- If the operands do not have the same size, the shorter word will extend to the size of the longer word by padding bits having value "0".
- (010101) & (001100) = 000100
- Bitwise or: |
  - (010101) | (001100) = 011101
- Bitwise exclusive or (xor): ^
  - (010101) ^ (001100) = 011001
- Bitwise exclusive nor (xnor): ~^, ^~
  - (010101) ~^ (001100) = 100110

### **Reduction Operators**

- Reduction and: &
  - &(010101) = 0, &(010x01) = 0
- Reduction nand: ~&
  - $\sim 2(010101) = 1$
- Reduction or: |
  - |(010101) = 1, |(010x01) = 1
- Reduction nor: ~
  - $\sim |(010101) = 0$
- Reduction exclusive or (xor): ^
  - ^(010101) = 1
- Reduction exclusive nor (xnor): ~^, ^~
  - $\sim ^{\land}(010101) = 0$

## **Logical Operators (1/2)**

- Examples
  - if (! inword) ... // true: positive integer; otherwise, false
  - **if** (inword == 0) ...
  - if ((a < size 1) && (b != c) && (index != last\_one)) ...
- "===" determines whether two words match identically on a bitbit basis, including bits that have values "x" or "z".
- "==" is less sensitive, producing an "x" when the test is ambiguous.

| SYMBOL | OPERATOR           |  |
|--------|--------------------|--|
| !      | Logical negation   |  |
| &&     | Logical and        |  |
|        | Logical or         |  |
| ==     | Logical equality   |  |
| !=     | Logical inequality |  |
| ===    | Case equality      |  |
| !==    | Case inequality    |  |

## **Logical Operators (2/2)**

- "A && B" will return a Boolean scalar result
  - If A and B are scalars, the result is the same as obtained using "A & B".
  - If A and B are vectors, the result returns true if both words are positive integers.

true

- "A & B" returns true if the word formed from the bitwise operation is a positive integer.
- Ex. A = 3'b110, B = 3'b11x
  - A && B = 0 (A: true, B: false)
  - A & B = 110 (true)

### **Relational Operators**

- If the operands are nets or registers, their values are treated as unsigned words.
- If any bit is unknown, the relation is unknown, and the result returns "x".

| SYMBOL    | OPERATOR                                                              |
|-----------|-----------------------------------------------------------------------|
| V V A A A | Less than Less than or equal to Greater than Greater than or equal to |

## **Shift Operators**

#### Examples

```
• 1001_0011 << 3 = 1001_1000
```

• 1001\_0011 >> 3 = 0001\_0010

```
module shift;
reg [1:0] start, result;
initial
begin
    start = 1;
    result = (start << 1);
end
endmodule // result = 10 after execution</pre>
```

| <b>&gt;&gt;</b> | Left shift<br>Right shift |
|-----------------|---------------------------|

## **Conditional Operator**

- Y = (A == B) ? A : B;
  - The value of A is assigned to Y if A and B are identical; otherwise, the value of B is assigned to Y.



- wire [15:0] bus\_a = drive\_bus\_a ?
  data : 16'bz;
  - drive\_bus\_a = 1, set "data" on bus a
  - drive\_bus\_a = 0, set high
     impedance "z" on bus\_a
  - drive\_bus\_a = x, set "x" on bus\_a



# 4 3 1

# 4-to-1 Multiplexer

### **Concatenation Operator**

- Forms a single word from two or more operands.
- Examples
  - A = 1011, B = 0001, {A, B} = 1011\_0001
  - $\{4\{a\}\} = \{a, a, a, a\}$
  - {0011, {{01}, {10}}} = 0011\_0110

# **Operator Precedence**

| Operator<br>Precedence | Operator                          | Operator Symbol                   |
|------------------------|-----------------------------------|-----------------------------------|
| Highest                | Unary                             | +, -, !, ~                        |
|                        | Multiplication, Division, Modulus | *, /, %                           |
|                        | Add, Subtract                     | +, -                              |
|                        | Shift                             | <<, >>                            |
| <b> </b>               | Relational                        | <, <=, >, >=, ==, !=, ===,<br>!== |
| Lowest                 | Conditional                       | ?:                                |

#### Reference

- 1. 教師自製
- 2. Modeling, Synthesis, and Rapid Prototyping with the Verilog HDL, Michael D. Ciletti, ISBN: 0139773983, Prentice Hall, 1999.

