### 數位系統技術



### **Alarm Clock**

Ren-Der Chen (陳仁德)
Department of Computer Science and
Information Engineering
National Changhua University of Education
E-mail: rdchen@cc.ncue.edu.tw
Spring, 2025

### 實驗內容

- 利用seg77設計一個具鬧鐘功能之時鐘電路。
- 鬧鐘動作之時間由外部輸入,以led亮燈表示鬧鐘正在動作,持續時間為10分鐘,之後led自動變暗。
- 將所設計之電路燒錄至FPGA晶片中,並利用實驗板 週邊進行電路功能驗證。

### alarm\_clock\_top 電路方塊圖

Create a new project – alarm\_clock\_top



### **Design 1: cnt\_00\_59\_bcd (1/3)**

- 設計一個00-59 bcd計數器cnt\_00\_59\_bcd.v,作為時鐘之" 分鐘"部分,並加入至project中。
- 計數範圍為 00, 01, 02, 03, ..., 58, 59, 00, 01, 02, ...。



### Design 1: cnt\_00\_59\_bcd (2/3)

### **Design 1: cnt\_00\_59\_bcd (3/3)**

```
always @(posedge clk or posedge rst) begin
        if (rst)
             \{cnt1, cnt0\} = \{3'd0, 4'd0\}; // 00
        else
             if (\{cnt1, cnt0\} == \{3'd5, 4'd9\}) // 59->00
                 \{cnt1, cnt0\} =
             else if (cnt0 == 4'd9)
                 // 09->10, 19->20, 29->30, 39->40, 49->50
                  \{cnt1, cnt0\} = 
             else
                                       // +1
                 cnt0 =
    end // always
endmodule
             // \{cnt1, cnt0\} = 00, 01, 02, 03, ..., 58, 59, 00, 01, 02, ...
```

## Functional Simulation for "cnt\_00\_59\_bcd"



 $\{\text{cnt1, cnt0}\} = \underline{00}, 01, 02, 03, ..., 58, 59, \underline{00}, 01, 02, ...$ 



### **Design 2: cnt\_00\_23\_bcd (1/2)**

- 設計一個00-23 bcd計數器cnt\_00\_23\_bcd.v,作為時鐘之" 小時"部分,並加入至project中。
- 計數範圍為 00, 01, 02, 03, ..., 22, 23, 00, 01, 02, ...。



### **Design 2: cnt\_00\_23\_bcd (2/2)**

```
module cnt 00 23 bcd(clk, rst, en, cnt1, cnt0);
    input clk, rst, en;
    output reg [1:0] cnt1;
    output reg [3:0] cnt0;
    always @(posedge clk or posedge rst) begin
        if (rst)
            \{cnt1, cnt0\} = \{2'd0, 4'd0\}; // 00
        else if (en == 1'b1) begin
            if (\{cnt1, cnt0\} == \{2'd2, 4'd3\}) // 23->00
               \{cnt1, cnt0\} =
            else if (cnt0 == 4'd9)
              // 09->10, 19->20
                \{cnt1, cnt0\} =
            else
                                    // +1
              cnt0 =
        end // else if
    end // always
endmodule
```

## Functional Simulation for "cnt\_00\_23\_bcd"



### Design 3: clock (1/2)

- 設計一個時鐘電路clock.v,並加入至project中。
- 電路輸出含小時及分鐘(hr:min)部分, 計數範圍為 <u>00:00</u>, 00:01, 00:02, ..., 00:58, 00:59, 01:00, 01:01, ..., 23:58, 23:59, 00:00, 00:01, 00:02, ...。



### Design 3: clock (2/2)

```
module clock(clk, rst, cnt3, cnt2, cnt1, cnt0);
    input clk , rst;
    output [1:0] cnt3;
                                 clk
    output [3:0] cnt2;
                                           cnt_00_23_k
                                                      cnt3[1:0]
    output [2:0] cnt1;
    output [3:0] cnt0;
                                                      cnt2[3:0]
    wire carry0;
                                                carry0
                                                      cnt1[2:0]
                                                      cnt0[3:0]
    // hour
    cnt 00 23 bcd m0
    // minute
    cnt 00 59 bcd m1
endmodule
```

### **Functional Simulation for "clock"**



 $\{cnt3, cnt2, cnt1, cnt0\} = \underline{00:00}, 00:01, 00:02, 00:03, ...$ 



 $\{cnt3, cnt2, cnt1, cnt0\} = 23:58, 23:59, 00:00, 00:01$ 

### Design 4: alarm\_clock (1/5)

- 利用時鐘電路clock.v,設計一個具鬧鐘功能之時鐘電路 alarm\_clock.v,並加入至project中。
- 當所設定之時間與目前clock計數之時間相同時,產生 led\_on信號,使led燈亮,表示鬧鐘動作。
- 該led燈亮持續10 mins後,自動變暗,表示鬧鐘不再動作。



### Design 4: alarm\_clock (2/5)

```
module alarm clock(clk, rst, hr1, hr0, min1, min0,
cnt3, cnt2, cnt1, cnt0, led on);
                                                           led on
    input clk, rst;
                                   hr1[1:0]
                                   hr0[3:0]
                                               always
    input [1:0] hr1;
                                  min1[2:0]
    input [3:0] hr0;
                                  min0[3:0]
    input [2:0] min1;
    input [3:0] min0;
                                      clk
                                                           cnt3[1:0]
                                                           cnt2[3:0]
    output [1:0] cnt3;
                                               clock
                                                           cnt1[2:0]
    output [3:0] cnt2;
                                                           cnt0[3:0]
    output [2:0] cnt1;
    output [3:0] cnt0;
                                   鬧鐘有動作, led_on=1, led亮
    output reg led_on;
                                   鬧鐘無動作, led_on=0, led暗
                                   dur cnt: 記錄鬧鐘動作之時間, 預
    reg [3:0] dur cnt;
                                   設為10分鐘關閉鬧鐘
    // time for led on, 10 mins
    clock m0
```

### Design 4: alarm\_clock (3/5)

```
always @ (posedge clk or posedge rst) begin
    if (rst)
    led_on = 1'b0;
else begin
    // alarm on
    // {hr1, hr0, min1, min0} <-> {cnt3, cnt2, cnt1, cnt0}
    // {a, a, a, (1-9)} <-> {a, a, a, (0-8)}, ex. 10:28 <-> 10:27
    // {a, a, (1-5), 0} <-> {a, a, (0-4), 9}, ex. 12:30 <-> 12:29
    // {a, (1-9), 0, 0} <-> {a, (0-8), 5, 9}, ex. 15:00 <-> 14:59
    // {(1-2), 0, 0, 0} <-> {(0-1), 9, 5, 9}, ex. 20:00 <-> 19:59
    // {0, 0, 0, 0} <-> {2, 3, 5, 9} , ex. 00:00 <-> 23:59
```

為使鬧鐘在設定之時間啟動(led on), 當目前時間為(設定時間-1 min)時, led\_on設定為1

### Design 4: alarm\_clock (4/5)

```
if
    ( (cnt3 == hr1) && (cnt2 == hr0) && (cnt1 == min1) && (cnt0 == min0-1'b1) ) ||
    ( (cnt3 == hr1) && (cnt2 == hr0) && (cnt1 == min1-1'b1) && (cnt0 == 4'd9) &&
      (\min 0 == 4'd0))
    ( (cnt3 == hr1-1'b1) && (cnt2 == 4'd9) && (cnt1 == 3'd5) && (cnt0 == 4'd9) &&
      (hr0 == 4'd0) \&\& (min1 == 3'd0) \&\& (min0 == 4'd0))
    ( (cnt3 == 2'd2) && (cnt2 == 4'd3) && (cnt1 == 3'd5) && (cnt0 == 4'd9) &&
      (hr1 == 2'd0) \&\& (hr0 == 4'd0) \&\& (min1 == 3'd0) \&\& (min0 == 4'd0) )
    ) begin
    led on = 1'b1;
                      \{hr1, hr0, min1, min0\} <-> \{cnt3, cnt2, cnt1, cnt0\}
    dur cnt = 4'd0;
                      \{a, a, a, (1-9)\} \iff \{a, a, a, (0-8)\}, ex. 10:28 \iff 10:27
end // if
                      \{a, a, (1-5), 0\} \iff \{a, a, (0-4), 9\}, ex. 12:30 \iff 12:29
                      \{a, (1-9), 0, 0\} < -> \{a, (0-8), 5, 9\}, ex. 15:00 < -> 14:59
  鬧鐘開始動作
                      \{(1-2), 0, 0, 0\} \leftarrow \{(0-1), 9, 5, 9\}, ex. 20:00 \leftarrow 19:59
  led on=1, led亮
                      \{0, 0, 0, 0\} <-> \{2, 3, 5, 9\} , ex. 00:00 <-> 23:59
```

### Design 4: alarm\_clock (5/5)

# Functional Simulation for "alarm\_clock" (1/5)

{hr1, hr0, min1, min0} = 10:28



# Functional Simulation for "alarm\_clock" (2/5)

{hr1, hr0, min1, min0} = 12:30



# Functional Simulation for "alarm\_clock" (3/5)

{hr1, hr0, min1, min0} = 15:00



# Functional Simulation for "alarm\_clock" (4/5)

{hr1, hr0, min1, min0} = 20:00



# Functional Simulation for "alarm\_clock" (5/5)

{hr1, hr0, min1, min0} = 00:00



### Design 5: alarm\_clock\_top (1/3)



### Design 5: alarm\_clock\_top (2/3)

wire

wire

clk clock;

led;

```
module alarm clock top (clk, rst, hr1, hr0, min1, min0,
seg7 5, seg7 5 dpt, seg7 4, seg7 4 dpt,
                                                                                _to_seg7
_0_9
seg7 3, seg7 3 dpt, seg7 2, seg7 2 dpt,
                                                                                      seg7_5[6:0]
                                                                  cnt3[1:0]
led);
                                           hr1[1:0] -
                                                              alarm_clock
                                                                  cnt2[3:0]
                                                                                      seg7 5 dpt
     input clk, rst;
                                           hr0[3:0] -
                                                                  cnt1[2:0]
     input [1:0] hr1;
                                          min1[2:0]
                                                                 cnt0[3:0]
                                          min0[3:0]
     input [3:0] hr0;
                                                                                      seg7_4[6:0]
                                              clk
     input [2:0] min1;
                                                        freq_div
                                                           olk_clock
                                                                                      seg7 4 dpt
     input [3:0] min0;
                                                                                     seg7_3[6:0]
                                                                                     seg7 3 dpt
output [6:0] seg7_5, seg7_4, seg7 3, seg7 2;
output seg7 5 dpt, seg7 4 dpt, seg7 3 dpt, seg7 2 dpt;
                                                                                      seg7_2[6:0]
output
         led;
                                                                                      seg7_2_dpt
                                                   alarm_clock_top
wire [1:0] cnt3;
wire
      [3:0] cnt2;
wire
      [2:0] cnt1;
          [3:0] cnt0;
wire
```

### Design 5: alarm\_clock\_top (3/3)



### **Pin Assignments**



hr1[1:0], hr0[2:0], min1[1:0], min0[2:0]

seg7\_5, seg7\_5\_dpt seg7\_4, seg7\_4\_dpt seg7\_3, seg7\_3\_dpt seg7\_2, seg7\_2\_dpt

#### 部分驗證

hr1: 0-2

hr0: 0-7

min1: 0-3

min0: 0-7

#### clk

Clocks: 50 MHZ

CLK1: P11 CLK2: N14

#### rst



KEY0: **B8** KEY1: **A7** 

N

Not push: 1

Push: 0

### **File List**

#### Verilog files

- freq\_div.v
- num\_to\_seg7\_0\_9.v
- cnt\_00\_59\_bcd.v
- cnt\_00\_23\_bcd.v
- clock.v
- alarm\_clock.v
- alarm\_clock\_top.v

#### Waveform files

- cnt\_00\_59\_bcd.vwf
- cnt\_00\_23\_bcd.vwf
- clock.vwf
- alarm\_clock.vwf

### 實驗結果驗收

- 修改上述 alarm\_clock\_top.v 電路,利用led信號控制 clk\_timer信號,當led為0(暗)時(鬧鐘設定時間未到), clock以高速計數。而當led為1(亮)時(鬧鐘時間已到), clock以慢速計數10次(肉眼可觀察之程度),之後clock恢復高速計數。
- 請老師或助教驗收以下鬧鐘 所設定之時間
  - (1) 03:31 (2) 06:16
  - (3) 12:35 (4) 17:27
  - (5) 20:14 (6) 21:02

```
module alarm_clock_top (clk,
seg7_5, seg7_5_dpt, seg7_4,
seg7_3, seg7_3_dpt, seg7_2,
led);
   input clk, rst;
   input [1:0] hr1;
   input [3:0] hr0;
   input [2:0] min1;
   input [3:0] min0;
```

input信號未接switch時,預設值為1 因此hr0, min1, min0的bit數要縮減 成switch個數