# 數位系統技術



# Lab 01 Introduction

Ren-Der Chen (陳仁德)
Department of Computer Science and
Information Engineering
National Changhua University of Education
E-mail: rdchen@cc.ncue.edu.tw
Spring, 2025

### **Course Contents**

- Hardware Description Language (HDL)
  - Verilog
- Design platform
  - DE10-Lite Development Board
  - JQH-EDU-006-V1數位邏輯教學置具
- Design tool
  - Intel Quartus Prime (20.1 Light Edition)

# **DE10-Lite Development Board**



# Hardware on the Board (1/3)

- FPGA Device
  - MAX 10 10M50DAF484C7G Device
  - Integrated dual ADCs, each ADC supports 1 dedicated analog input and 8 dual function pins
  - 50K programmable logic elements
  - 1,638 Kbits M9K Memory
  - 5,888 Kbits user flash memory
  - 144 18×18 Multiplier
  - 4 PLLs



# Hardware on the Board (2/3)

- Programming and Configuration
  - On-Board USB Blaster (Normal type B USB connector)
- Memory Device
  - 64MB SDRAM, x16 bits data bus
- Connectors
  - 2x20 GPIO Header
  - Arduino Uno R3 Connector, including six ADC channels.



# Hardware on the Board (3/3)

- Display
  - 4-bit resistor-network DAC for VGA (With 15-pin high-density D-sub connector)
- Switches, Buttons and LEDs
  - 10 LEDs
  - 10 Slide Switches
  - 2 Push Buttons with Debounced.
  - Six 7-Segments
- Power
  - 5V DC input from USB or external power connector.



# **Board Block Diagram**



# **Intel MAX 10 Device Ordering Information**

### Member Code --

02 : 2K logic elements 04 : 4K logic elements 08 : 8K logic elements 16 : 16K logic elements 25 : 25K logic elements 40 : 40K logic elements 50 : 50K logic elements

### Package Type

V : Wafer-Level Chip Scale (WLCSP)

E : Plastic Enhanced Quad Flat Pack (EQFP)

M : Micro FineLine BGA (MBGA)
U : Ultra FineLine BGA (UBGA)

F : FineLine BGA (FBGA)

### Family Signature 10M-50-DA-F-484-C-7-G

10M: Intel® MAX® 10

### **Feature Options**

SC : Single supply - compact features

SA : Single supply - analog and flash features

with RSU option

DC : Dual supply - compact features

DF : Dual supply - flash features with RSU option

DA : Dual supply - analog and flash features

with RSU option

### FPGA Fabric Speed Grade

6 (fastest)

7

8

## --- Optional Suffix

Indicates specific device options or shipment method

**Operating Temperature** 

Commercial ( $T_J = 0^{\circ} \text{C to } 85^{\circ} \text{C}$ )

Industrial (T<sub>J</sub> =  $-40^{\circ}$  C to  $100^{\circ}$  C)

Automotive ( $T_I = -40^{\circ} \text{ C to } 125^{\circ} \text{ C}$ )

G: RoHS6

ES : Engineering sample P : Leaded package

### Package Code

### **WLCSP Package Type**

36 : 36 pins, 3 mm x 3 mm 81 : 81 pins, 4 mm x 4 mm

#### **EQFP Package Type**

144 : 144 pins, 22 mm x 22 mm 256 : 256 pins, 17 mm x 17 mm

### MBGA Package Type

153 : 153 pins, 8 mm x 8 mm

#### **UBGA Package Type**

169: 169 pins, 11 mm x 11 mm 324: 324 pins, 15 mm x 15 mm

### FBGA Package Type

256 : 256 pins, 17 mm x 17 mm 484 : 484 pins, 23 mm x 23 mm 672 : 672 pins, 27 mm x 27 mm

# Logic Elements (LEs)

An LE is the smallest unit of logic in the Intel MAX 10 device architecture.



# JQH-EDU-006-V1數位邏輯教學置具



# 實驗組件 (1/2)

MAX DE10 Lite 主系統板



系統開發搭接訊號轉接板



LCD 顯示轉接板



七段顯示器/8X8 DOTMATRIX 轉接 板



LED 顯示數位位元控制板/Bits Switch



LED 顯示數位位元控制板/Push Button



鍵盤



CCD 顯示器轉接板



ADDA 訊號調節控制設定板



# 實驗組件 (2/2)





# **IC Design Abstraction Levels**



# **IC Design Considerations**



# Verilog Design - Structural Description of a Half Adder

```
module add half struct (a, b, sum, c out);
   input
                a, b;
   output
               sum, c_out;
   wire
                c out bar;
                G1 (sum, a, b);
   xor
                G2 (c_out_bar, a, b);
   nand
                G3 (c out, c out bar);
   not
```

### endmodule



# Verilog Design - Algorithmic Description of a 4-Input AND Gate

```
module and4_alg (x_in, y_out);
   input
           [3:0] x in;
   output
            y out;
                 y out;
   reg
   integer
                 k;
   always @ (x_{in}) // x_{in}[3] or x_{in}[2] or x_{in}[1] or x_{in}[0]
   begin: and_loop
         y_out = 1;
         for (k=0; k \le 3; k = k+1)
            if (x in[k] == 0)
                                           x in[3]
            begin
                                           x_in[2]
                  y_out = 0;
                                                                        y_out
                                           x_in[1]
                  disable and_loop;
                                           x_in[0]
            end
   end
endmodule
```

# Verilog Design - Algorithmic Description of a Comparator

```
module compare_alg (A, B, A_lt_B, A_gt_B, A_eq_B);
   input [1:0] A, B;
   output A_lt_B, A_gt_B, A_eq_B;
                 A_lt_B, A_gt_B, A_eq_B;
   reg
   always @ (A or B)
   begin
        A_{lt}B = 0; A_{gt}B = 0; A_{gt}B = 0;
         if (A == B)
            A eq B = 1;
                                                                A_It_B
         else if (A > B)
                              A1 ■
                                                                 reg
                                                                         - A It b
            A gt B = 1;
                                                               A gt B
         else
                              B1 ■−
                                            BEHAVIORAL
                                                                         -■ A gt b
                                                                 reg
            A It B = 1;
                                             STATEMENT
                              A0 ■
   end
                                                               A eq B
                               B0 ■
                                                                         A eq b
                                                                 reg
endmodule
```

# **FPGA Design Flow**



# Design Example: Full Adder



| ab\cin | 0 | 1 |
|--------|---|---|
| 00     | 0 | 1 |
| 01     | 1 | 0 |
| 11     | 0 | 1 |
| 10     | 1 | 0 |

| ab\cin | 0 | 1 |
|--------|---|---|
| 00     | 0 | 0 |
| 01     | 0 | 1 |
| 11     | 1 | 1 |
| 10     | 0 | 1 |

$$cout = a \cdot b + (a \oplus b) \cdot cin$$

### **Functional Simulation Result**



# **Pin Assignments**

# **Inputs**

**SW2 SW1 SW0** 



## **Outputs**

LED1 LED0

$$\{cout, sum\} = a + b + cin$$

# **Design Step 1**

- Copy add\_top.zip to hard disk and unzip it.
- Run add\_full.qpf in add\_top\add\_full



# **Design Step 2**



# **Design Step 3**



# **Verify Your Design**

- sw2/sw1/sw0 : dn/dn/dn (0/0/0) => L1/L0: off/off (0/0)
- sw2/sw1/sw0: dn/dn/up (0/0/1) => L1/L0: off/on (0/1) 驗證1
- sw2/sw1/sw0 : dn/up/dn (0/1/0) => L1/L0: off/on (0/1)
- sw2/sw1/sw0 : dn/up/up (0/1/1) => L1/L0: on/off (1/0) 驗證2
- sw2/sw1/sw0 : up/dn/dn (1/0/0) => L1/L0: off/on (0/1)
- sw2/sw1/sw0 : up/dn/up (1/0/1) => L1/L0: on/off (1/0)
- sw2/sw1/sw0 : up/up/dn (1/1/0) => L1/L0: on/off (1/0)
- sw2/sw1/sw0:up/up/up (1/1/1) => L1/L0: on/on (1/1) 驗證3

### SW2 SW1 SW0



# 成績評量

- ■評分
  - ●期中考: 30%
  - ●期末考: 30%
  - 課堂參與&實作: 40%

本課程期中、期末考試,完成時間亦為評分項目之一。全體同學依比序給分。1. 答題分數越高,比序越前面;2. 答題分數相同,較快完成者比序在前面。