## Investigating Algorithms for Identifying Transition Arcs in Logic Circuits

Rita Louro Barbosa, Cristina Meinhardt

## Introduction

The identification of transition arcs of Boolean functions is an important step in the simulation and analysis of logic circuit design. This identification allows the measurement of delay times in output state transitions given a change in a specific input. This work explores 2 algorithmic alternatives for recognizing these arcs.



## **Conclusions**

The next stage of the ongoing study is to obtain metrics regarding the efficiency of the developed algorithms and compare the results in different truth table situations. The following metrics will be evaluated:

- Execution time
- Algorithmic complexity
- Memory usage

For this, the algorithms will be implemented using the Rust programming language.







**Affiliation** 

Universidade Federal de Santa Catarina (UFSC)

Address information

Contact: ritalourob11@gmail.com