# Project 2: Designing an 8-bit ALU

Adam Sumner - A20283081Contribution - 100%

ECE 485

November 16<sup>th</sup>, 2015

## 1 Introduction

The purpose of this project is to implement an 8-bit ALU in the VHDL hardware-description language. The ALU should be able to perform the following functions:

- ADD
- SUBTRACT
- LESS-THAN
- AND
- NOT
- XOR
- Bit Shift Left
- Arithmetic Bit Shift Right

## 2 Design

#### 2.1 Architecture

The architecture of the ALU is simple. First and foremost, a clk signal is included. This is necessary because during the design process, it was concluded that all operations will be performed and outputted on the positive edge of the clk. Also, as per the design specification, two inputs a and b must be included. These are both signed vectors of 8 bits because this ALU is designed for 8 bit operations. They are signed because operations like addition and subtraction are included in the ALU's capability. Because in the real world negative numbers are often part of computer programs, it was necessary to make sure that the functionality of the ALU would be able to handle them. Due to the fact that signed numbers are being used, two status bits are included. These are ov and zero. ov is the overflow bit that is set when an overflow/underflow occurs, and zero is the zero status bit that is set when the output is zero. op is the operation bit. This signal is used to select the operation of the ALU to be performed on inputs a and b. s is a selector bit. Because bit shift left and arithmetic bit shift right are included in the functionality of the ALU and the ALU always takes two inputs, this signal is included to select which input to perform the shift operation on. Last an output must be included in the design of the ALU, and this is done by implementing an output y of 8 bits. A visual overview of the ALU is shown in Figure 1.



Figure 1: High Level Overview of Architecture

### 2.2 Behavior

The behavior section of the code in Section 2.3 is at its core a switch case on the operation to be performed. Two bit vectors are first declared, temp9 and temp. temp9 is used in the calculation for overflow and underflow and temp is a temporary storage location of the result so that before its value is outputted from the ALU, its value can be checked for zero to see if the zero status bit should be set or not. A process is defined for the clk signal. If the clk is at its rising edge, then an operation can be performed.

#### 2.3 Code

```
1 library IEEE;
2 use IEEE.STD_LOGIC_1164.ALL;
3 use IEEE.NUMERIC_STD.ALL;
5 entity alu8 is
6 port (
7
       clk : in std_logic;
       s : in std_logic;
8
9
       ov, zero : out std_logic;
       a,b: in signed (7 downto 0);
10
11
          : in unsigned (2 downto 0);
       y : out signed (7 downto 0)
12
13
14
       );
15 end alu8;
16
17 architecture Behavioral of alu8 is
18
19 signal temp9: signed (8 downto 0);
20 signal temp: signed(7 downto 0);
21
22 begin
23 process (clk)
24 begin
25
     if (rising_edge(clk)) then
26
       case op is
         when "000" =>
27
28
           temp \le a AND b;
```

```
29
         when "001" =>
30
           temp \le a OR b;
31
         when "010" =>
32
           temp9 \le (a(7)\& a) + (b(7) \& b);
           if temp9(8) /= temp9(7) then
33
             ov <= '1'; --overflow!
34
35
           end if;
36
           --unsigned on temp so resize doesn't save the sign
37
           temp <= signed (resize (unsigned (temp), y'length));
         when "011" =>
38
39
           if(a < b) then
             temp <= "111111111";
40
41
           else
42
             temp \le "00000000";
43
           end if;
44
         when "100" =>
45
           temp9 \le (a(7)\& a) - (b(7)\& b);
46
           if temp9(8) /= temp9(7) then
47
             ov <= '1'; --underflow!
           end if;
48
49
           -- unsigned on temp so resize doesn't save the sign
           temp <= signed(resize(unsigned(temp9), y'length));
50
         when "101" =>
51
52
           temp \le a XOR b;
         when "110" =>
53
54
           if s = '1' then
             temp <= SHIFT_LEFT(a,1);
55
56
57
             temp \le SHIFT\_LEFT(b, 1);
58
           end if;
         when "111" =>
59
           if s = '1' then
60
61
             temp <= SHIFT_RIGHT(a,1);
62
63
             temp <= SHIFT_RIGHT(b,1);
64
           end if;
         when others =>
65
           NULL; —default case
66
67
       end case;
       if temp = "00000000" then
68
```

- 3 Analysis
- 4 Simulation Results
- 5 Conclusion