## VES019 FPGA User Guide

2020\_08\_20



# VES019 in DE1 FPGA Platform



## Interface Connection to FPGA Platform

- ◆ I2C Interface
  - ➤ GPIO 1 D21:SCL
  - ➤ GPIO 1 D20:SDA
- ◆ Video Bus
  - ➤ GPIO 1 D24: VSYNC
  - ➤ GPIO 1 D23: HSYNC
  - ➤ GPIO 1 D25: PCLK
- ◆ SPI Interface
  - ➤ GPIO 0 D5 : SPI SCK
  - > GPIO\_0\_D1 : SPI\_CS
  - ➤ GPIO\_0\_D4 : SPI\_MOSI





P.S I2C需外掛500歐姆提升電阻 (3.3v)

### 設定參數建議(1/3)

#### ightharpoonup PCLK = 0.5Khz

- ightharpoonup Sys ck = 1Mhz -> I2C ID=0x40 , I2C Addr=20, data=70
- > PCLK = 0.5Khz -> I2C\_ID=0x40, I2C\_Addr=18, data= Reg\_DigNp[7:0]

I2C\_ID=0x40, I2C\_Addr=19, data= Reg\_DigNp[11:8]

 $Reg_DigNp = 1998$ 

> SPI\_SCK = 9khz -> I2C\_ID=0x40, I2C\_Addr=21, data=111

P.S 只有當 $wp\_code[7:0] = 0x5A$ 時,其它暫存器才可寫入

詳細參考"Register Table"

Register Table: "VES019 register 客人.xls"

### 設定參數建議(2/3)

#### **♦** PCLK = 15Khz

```
> Sys_ck = 17.5Mhz -> I2C_ID=0x40 , I2C_Addr=20, data=4
```

Reg DigNp = 
$$1170$$

> SPI\_SCK = 270khz -> I2C\_ID=0x40, I2C\_Addr=21, data=65

Register Table: "VES019\_register\_for\_customer.xls"

8/24/2020 5

### 設定參數建議(3/3)

#### ightharpoonup PCLK = 150Khz

```
> Sys_ck = 35Mhz ->I2C_ID=0x40 , I2C_Addr=20, data=2
```

$$Reg_DigNp = 234$$

 $\rightarrow$  SPI\_SCK = 2.7Mhz ->I2C\_ID=0x40, I2C\_Addr=21, data=13

Register Table: "VES019\_register\_for\_customer.xls"

### 資料輸出 (1/2)

◆ Disable ADC/Enable Analog out: Reg\_T\_ANA\_EN='1'(細節參考Register Table)



P.S 此模式只是方便FPGA驗證,實際IC不會有"類比輸出"+"SPI輸出"

### 資料輸出 (2/2)

◆ Enable ADC/Disable Analog out : Reg\_T\_ANA\_EN='0'

