|                                                                                                                                                                    | <u> </u>                                                                                         |                          |          |  |  |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------|--------------------------|----------|--|--|--|--|
| BITE202L                                                                                                                                                           | Digital Logic and Microprocessors                                                                | 1 - 1 - 1 -              | PC       |  |  |  |  |
| Pre-requisite                                                                                                                                                      | NIL                                                                                              | 3   0   0<br>Syllabus ve | 0 3      |  |  |  |  |
| rie-requisite                                                                                                                                                      | NIL                                                                                              | 1.0                      | EISIUII  |  |  |  |  |
| Course Objectiv                                                                                                                                                    | /es                                                                                              | 1.0                      |          |  |  |  |  |
|                                                                                                                                                                    | e the basic knowledge of digital logic components and ci                                         | rcuits.                  |          |  |  |  |  |
|                                                                                                                                                                    | re students to perform the design and analysis of digital e                                      |                          | uits.    |  |  |  |  |
|                                                                                                                                                                    | erstand the architecture and the 8086 programm                                                   |                          |          |  |  |  |  |
| microprod                                                                                                                                                          | cessors.                                                                                         |                          |          |  |  |  |  |
|                                                                                                                                                                    |                                                                                                  |                          |          |  |  |  |  |
| Course Outcom                                                                                                                                                      |                                                                                                  |                          |          |  |  |  |  |
|                                                                                                                                                                    | nding the structure of various number systems and Illustr                                        |                          | ation of |  |  |  |  |
|                                                                                                                                                                    | Boolean functions to achieve optimized design of digital logic circuits.                         |                          |          |  |  |  |  |
| <ol><li>Demonstrate the design, and analysis of various combinational logic circuits and<br/>sequential logic circuits using flip flops and logic gates.</li></ol> |                                                                                                  |                          |          |  |  |  |  |
| <ol> <li>Deploy the sequential logic design techniques for developing various counters and</li> </ol>                                                              |                                                                                                  |                          |          |  |  |  |  |
| Registers                                                                                                                                                          |                                                                                                  | ao oountoro (            | arra     |  |  |  |  |
|                                                                                                                                                                    | Demonstrate the knowledge of 8086 Microprocessor architecture to develop                         |                          |          |  |  |  |  |
|                                                                                                                                                                    | language programs by applying various addressing mod                                             | •                        | ns       |  |  |  |  |
| sets, and assembler directives of the 8086 microprocessors.                                                                                                        |                                                                                                  |                          |          |  |  |  |  |
| <ol><li>Organize</li></ol>                                                                                                                                         | the working of different peripherals interfaced with 8086                                        | Microprocess             | sor.     |  |  |  |  |
| Module:1 In                                                                                                                                                        | troduction to Digital Logic                                                                      | 6                        | hours    |  |  |  |  |
|                                                                                                                                                                    | y: Introduction to number systems, Logic gates: NAND, N                                          |                          | nouio    |  |  |  |  |
| universal building blocks - Canonical Logic Forms, Simplification of two, three, four, and                                                                         |                                                                                                  |                          |          |  |  |  |  |
|                                                                                                                                                                    | polean equations using the Karnaugh maps.                                                        | ,,                       |          |  |  |  |  |
|                                                                                                                                                                    | ombinational Logic Circuits                                                                      | 8                        | hours    |  |  |  |  |
| Design and analysis of combinational logic circuits: Standard logic (MSI) vs. programmable                                                                         |                                                                                                  |                          |          |  |  |  |  |
| logic (PLD). Ha                                                                                                                                                    | ılf adder, Full adder, Half subtractor, Full subtractor - 4-bi                                   | it parallel add          | er-      |  |  |  |  |
| subtractor, Look                                                                                                                                                   | ahead Carry generator and Magnitude Comparator, De                                               | coders: 2X4,             | 3X8,     |  |  |  |  |
| 4X16, Decimal t                                                                                                                                                    | to BCD encoder, Multiplexers: 4-to-1, 8-to-1, 16-to-1, De-                                       | -multiplexers,           |          |  |  |  |  |
|                                                                                                                                                                    | converters and applications.                                                                     |                          |          |  |  |  |  |
|                                                                                                                                                                    | equential Logic Circuits: Design and Analysis                                                    |                          | hours    |  |  |  |  |
| Latches to Flip flops: SR, JK, D and T, clock and triggering. Obtaining characteristic and                                                                         |                                                                                                  |                          |          |  |  |  |  |
|                                                                                                                                                                    | and flip flop conversions, Master-Slave flip flops. Design                                       | and analysis             | of       |  |  |  |  |
|                                                                                                                                                                    | circuits and practice problems.                                                                  |                          |          |  |  |  |  |
|                                                                                                                                                                    | equential Logic Circuits: Registers and Counte                                                   |                          | hours    |  |  |  |  |
| •                                                                                                                                                                  | ers: Asynchronous (Ripple) Counters- Up and Down Cou                                             |                          |          |  |  |  |  |
| with MOD number < 2 <sup>n</sup> Cascading Counters. Synchronous (Parallel) counters, Decade                                                                       |                                                                                                  |                          |          |  |  |  |  |
| _                                                                                                                                                                  | ters: registers with parallel load, Shift registers (SISO, SI                                    | PO, PISO, P              | IPO)     |  |  |  |  |
| - Ring, Johnson                                                                                                                                                    |                                                                                                  | 6                        | haura    |  |  |  |  |
|                                                                                                                                                                    | icroprocessor Architecture 8086                                                                  |                          | hours    |  |  |  |  |
| •                                                                                                                                                                  | odel, Block diagram, Pin diagram - CPU architecture – F<br>linimum mode maximum mode operations. | iags,                    |          |  |  |  |  |
|                                                                                                                                                                    | rogramming model of 8086                                                                         | 1 6                      | hours    |  |  |  |  |
|                                                                                                                                                                    |                                                                                                  |                          |          |  |  |  |  |
| Programming model of 8086, Addressing modes, Instruction set, Assembler directives and Assembly language Programming of 8086. Practice programs.                   |                                                                                                  |                          |          |  |  |  |  |
|                                                                                                                                                                    | eripheral Chips                                                                                  |                          | hours    |  |  |  |  |
|                                                                                                                                                                    | pin diagram, 8255 (PPI), 8254 (Timer), 8257 (DMA), 825                                           |                          |          |  |  |  |  |
| (USART)                                                                                                                                                            | 3.3.3.1., 5255 (), 5257 (1.11151), 5257 (51117), 526                                             | ( ), 020                 | -        |  |  |  |  |
| \                                                                                                                                                                  |                                                                                                  |                          | h        |  |  |  |  |

2 hours

Module:8

Contemporary Issues

|                                                        |                                                                                         |  |  | Total Le | cture hours: | 45 hours |  |  |
|--------------------------------------------------------|-----------------------------------------------------------------------------------------|--|--|----------|--------------|----------|--|--|
|                                                        |                                                                                         |  |  |          |              |          |  |  |
| Text Book(s)                                           |                                                                                         |  |  |          |              |          |  |  |
| 1.                                                     | M. Morris Mano, Digital Logic and Computer Design, 4th edition, Pearson Education,      |  |  |          |              |          |  |  |
|                                                        | 2015.                                                                                   |  |  |          |              |          |  |  |
| 2.                                                     | K Kant, Microprocessors and Microcontrollers: Architecture, Programming and System      |  |  |          |              |          |  |  |
|                                                        | Design 8085, 8086, 8051, 8096, PHI, 2013.                                               |  |  |          |              |          |  |  |
| Reference Books                                        |                                                                                         |  |  |          |              |          |  |  |
| 1.                                                     | D.P. Kothari and J. S. Dhillon, 'Digital circuits and Design', Pearson Education, 2016. |  |  |          |              |          |  |  |
| 2.                                                     | Abhishek Yadav, Microprocessor 8085, 8086, Laxmi Publisher 2015.                        |  |  |          |              |          |  |  |
| 3.                                                     | Yu Cheng Liu, Glenn A. Gibson, Microcomputer Systems: The 8086/8088 Fami,               |  |  |          |              |          |  |  |
|                                                        | PearsonIN Pub, 2015.                                                                    |  |  |          |              |          |  |  |
| 4.                                                     | Digital Electronics by Dr. k Kaushik, Dhanpat Rai Publication, August 2015.             |  |  |          |              |          |  |  |
| Mode of Evaluation: CAT, Written assignment, Quiz, FAT |                                                                                         |  |  |          |              |          |  |  |
| Recommended by Board of Studies 15-11-2021             |                                                                                         |  |  |          |              |          |  |  |
| Approved by Academic Council No. 64 Date 16-12-2021    |                                                                                         |  |  |          |              |          |  |  |