

# 27256 256K (32K x 8) PRODUCTION AND UV ERASABLE PROMS

- New Quick-Pulse Programming<sup>TM</sup>
  Algorithm for Plastic P27256
  - 4 Second Programming
  - int<sub>e</sub>ligent Programming™ Algorithm Compatible
- Fast Access Time
  - 170 ns D27256-1
  - 200 ns P27256-2
- inteligent Identifier™ Mode

- Plastic Production P27256 is Compatible with Auto-Insertion Equipment
- Moisture Resistant
- Industry Standard Pinout ... JEDEC Approved ... 28 Lead Cerdip and Plastic Package

(See Packaging Spec, Order #231369)

The Intel 27256 is a 5V only, 262,144-bit Ultraviolet Erasable (Cerdip)/plastic production (P27256) electrically programmable read-only memory (EPROM). Organized as 32K words by 8 bits, individual bytes can be accessed in less than 170 ns (27256-1). This is compatible with high performance microprocessors, such as the Intel iAPX 186, allowing full speed operation without the addition of performance-degrading WAIT states. The 27256 is also directly compatible with Intel's 8051 family of microcontrollers.

The Plastic P27256 is ideal for high volume production environments where code flexibility is crucial. Plastic packaging is also well-suited to auto-insertion equipment in cost-effective automated assembly lines. Intel's new Quick-Pulse Programming Algorithm enables the P27256 to be programmed within four seconds (plus programmer overhead). Programming equipment which takes advantage of this innovation will electronically identify the EPROM with the help of the intelligent Identifier and rapidly program it using a superior programming method. The intelligent Programming Algorithm may be utilized in the absence of such equipment.

The 27256 enables implementation of new, advanced systems with firmware-intensive architectures. The combination of the 27256's high-density, cost-effective EPROM storage, and new advanced microprocessors having megabit addressing capability provides designers with opportunities to engineer user-friendly, high reliability, high-performance systems.

The 27256's large storage capability of 32 K-bytes enables it to function as a high-density software carrier. Entire operating systems, diagnostics, high-level language programs and specialized application software can reside in a 27256 EPROM directly on a system's memory bus. This permits immediate microprocessor access and execution of software and elminates the need for time-consuming disk accesses and downloads.

Two-line control and JEDEC-approved, 28-pin packaging are standard features of all Intel high-density EPROMs. This assures easy microprocessor interfacing and minimum design efforts when upgrading, adding, or choosing between nonvolatile memory alternatives.

The 27256 is manufactured using Intel's advanced HMOS\*II-E technology.

\*HMOS is a patented process of Intel Corporation.



Figure 1. Block Diagram

September 1989 Order Number: 290097-004



# **Pin Names**

| A <sub>0</sub> -A <sub>14</sub> | Addresses     |
|---------------------------------|---------------|
| CE                              | Chip Enable   |
| ŌĒ                              | Output Enable |
| 00-07                           | Outputs       |
| N.C.                            | No Connect    |

| 27512<br>27C512 | 27128A<br>27C128 | 2764A<br>27C64<br>87C64 | 2732A            | 2716           |
|-----------------|------------------|-------------------------|------------------|----------------|
| A <sub>15</sub> | Vpp              | V <sub>PP</sub>         |                  |                |
| A <sub>12</sub> | A <sub>12</sub>  | A <sub>12</sub>         |                  |                |
| A <sub>7</sub>  | A <sub>7</sub>   | A <sub>7</sub>          | A <sub>7</sub>   | A <sub>7</sub> |
| A <sub>6</sub>  | A <sub>6</sub>   | A <sub>6</sub>          | A <sub>6</sub>   | A <sub>6</sub> |
| A <sub>5</sub>  | A <sub>5</sub>   | A <sub>5</sub>          | A <sub>5</sub>   | A <sub>5</sub> |
| A <sub>4</sub>  | A <sub>4</sub>   | A4                      | A4 -             | A <sub>4</sub> |
| A <sub>3</sub>  | Aз               | A <sub>3</sub>          | A <sub>3</sub>   | A <sub>3</sub> |
| A <sub>2</sub>  | A <sub>2</sub>   | A <sub>2</sub>          | A <sub>2</sub>   | A <sub>2</sub> |
| A <sub>1</sub>  | A <sub>1</sub>   | A <sub>1</sub>          | A <sub>1</sub> / | A <sub>1</sub> |
| A <sub>0</sub>  | A <sub>0</sub>   | A <sub>0</sub>          | l A₀             | A <sub>0</sub> |
| O <sub>0</sub>  | 00               | 00                      | 00               | 00             |
| 01              | 01               | 01                      | 01               | 01             |
| 02              | 02               | 02                      | O <sub>2</sub>   | 02             |
| GND             | GND              | GND                     | GND              | GND            |

| 27256                                                          |                                                                                    |  |  |  |  |  |  |  |
|----------------------------------------------------------------|------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| P2725                                                          | P27256                                                                             |  |  |  |  |  |  |  |
| VPP C 1<br>A12 C 2<br>A7 C 3<br>A6 C 4<br>A5 C 5               | 28 D V <sub>CC</sub> 27 D A <sub>14</sub> 26 D A <sub>13</sub> 25 D A <sub>6</sub> |  |  |  |  |  |  |  |
| A <sub>4</sub> Q 6<br>A <sub>3</sub> Q 7<br>A <sub>2</sub> Q 8 | 24 A9<br>23 A11<br>22 D OE<br>21 D A10<br>20 D CE                                  |  |  |  |  |  |  |  |
| A <sub>1</sub>                                                 | 19 0 07<br>18 0 06<br>17 0 05<br>16 0 04<br>15 0 03                                |  |  |  |  |  |  |  |
| <del></del>                                                    | 290097-2                                                                           |  |  |  |  |  |  |  |

| 2716            | 2732A              | 2764A<br>27C64<br>87C64 | 27182A<br>27C128 | 27512<br>27C512 |
|-----------------|--------------------|-------------------------|------------------|-----------------|
|                 |                    | V <sub>CC</sub>         | V <sub>CC</sub>  | Vcc             |
|                 |                    | PGM                     | PGM              | A <sub>14</sub> |
| $V_{CC}$        | Vcc                | N.C.                    | A <sub>13</sub>  | A <sub>13</sub> |
| Ag              | A <sub>B</sub>     | A <sub>8</sub>          | A <sub>8</sub>   | A <sub>8</sub>  |
| Ag              | A <sub>9</sub>     | Ag                      | A <sub>9</sub>   | A <sub>9</sub>  |
| VPP             | A <sub>11</sub>    | A <sub>11</sub>         | A <sub>11</sub>  | A <sub>11</sub> |
| ŌĒ              | OE/V <sub>PP</sub> | ŌĒ                      | Œ                | ŌĒ/Vpp          |
| A <sub>10</sub> | A <sub>10</sub>    | A <sub>10</sub>         | A <sub>10</sub>  | A <sub>10</sub> |
| CE              | CE                 | CE                      | CE               | CE              |
| 07              | 07                 | 07                      | 07               | 07              |
| 06              | 06                 | 06                      | 06               | 06              |
| 05              | O <sub>5</sub>     | 05                      | 0,               | 05              |
| 04              | O <sub>4</sub>     | 04                      | 0,4              | 04              |
| 03              | O <sub>3</sub>     | 03                      | 03               | 03              |

NOTE:

Intel"Universal Site"-Compatible EPROM pin configurations are shown in the blocks adjacent to the P27256 pins.

Figure 2. Cerdip/Plastic DIP Pin Configuration



# EXTENDED TEMPERATURE (EXPRESS) EPROMS

The Intel EXPRESS EPROM family is a series of electrically programmable read only memories which have received additional processing to enhance product characteristics. EXPRESS processing is available for several densities of EPROM, allowing the choice of appropriate memory size to match system applications. EXPRESS EPROM products are

available with 168 ±8 hour, 125°C dynamic burn-in using Intel's standard bias configuration. This process exceeds or meets most industry specifications of burn-in. The standard EXPRESS EPROM operating temperature range is 0°C to 70°C. Extended operating temperature range (-40°C to +85°C) EXPRESS products are available. Like all Intel EPROMs, the EXPRESS EPROM family is inspected to 0.1% electrical AQL. This may allow the user to reduce or eliminate incoming inspection testing.

### **EXPRESS EPROM PRODUCT FAMILY**

### **EXPRESS OPTIONS**

### PRODUCT DEFINITIONS

| Туре | Operating<br>Temperature | Burn-In<br>125°C (hr) |
|------|--------------------------|-----------------------|
| Q    | 0°C to +70°C             | 168 ±8                |
| Т    | -40°C to +85°C           | None                  |
| L    | -40°C to +85°C           | 168 ±8                |

### 27256 VERSIONS

| Packaging Options |         |  |  |  |  |  |
|-------------------|---------|--|--|--|--|--|
| Speed<br>Versions | Cerdip  |  |  |  |  |  |
| -20               | Q, T, L |  |  |  |  |  |

#### READ OPERATION

# D.C. CHARACTERISTICS

Electrical parameters of EXPRESS EPROM products are identical to standard EPROM parameters except for:

| Symbol              | Symbol Parameter                     |     | TD27256 Parameter LD27256 |                                                  |
|---------------------|--------------------------------------|-----|---------------------------|--------------------------------------------------|
|                     |                                      | Min | Max                       |                                                  |
| I <sub>SB</sub>     | V <sub>CC</sub> Standby Current (mA) |     | 50                        | $\overline{CE} = V_{IH}, \overline{OE} = V_{IL}$ |
| I <sub>CC</sub> (1) | V <sub>CC</sub> Active Current (mA)  |     | 125                       | OE = CE = VIL                                    |

#### NOTE:

1. The maximum current value is with outputs O<sub>0</sub> to O<sub>7</sub> unloaded.



**Burn-In Bias and Timing Diagrams** 



# **ABSOLUTE MAXIMUM RATINGS\***

| Operating Temperature During Read0°C to +70°C                                                                                                             |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------|
| Temperature Under Bias 10°C to +80°C                                                                                                                      |
| Storage Temperature $\dots -65^{\circ}\text{C to} + 125^{\circ}\text{C}$                                                                                  |
| All Input or Output Voltages with Respect to Ground0.6V to +6.25V                                                                                         |
| Voltage on Pin 24 with<br>Respect to Ground 0.6V to +13.5V                                                                                                |
| $\begin{array}{c} \text{V}_{PP} \text{ Supply Voltage with Respect} \\ \text{ to Ground} \dots \dots \dots -0.6 \text{V to } + 14.0 \text{V} \end{array}$ |
| V <sub>CC</sub> Supply Voltage with Respect to Ground0.6V to +7.0V                                                                                        |

NOTICE: This is a production data sheet. The specifications are subject to change without notice.

\*WARNING: Stressing the device beyond the "Absolute Maximum Ratings" may cause permanent damage. These are stress ratings only. Operation beyond the "Operating Conditions" is not recommended and extended exposure beyond the "Operating Conditions" may affect device reliability.

# **READ OPERATION**

# D.C. CHARACTERISTICS $0^{\circ}C \le T_A \le +70^{\circ}C$

| Symbol                          | Parameter                               | 27256-1, 27256-2,<br>27256-20, P27256-2<br>Limits |         | 27256-25, 27256,<br>P27256-25, P27256<br>Limits |      |         |                     | Test<br>Conditions |                                                               |
|---------------------------------|-----------------------------------------|---------------------------------------------------|---------|-------------------------------------------------|------|---------|---------------------|--------------------|---------------------------------------------------------------|
|                                 |                                         | Min                                               | Typ (3) | Max                                             | Min  | Typ (3) | Max                 |                    | _                                                             |
| l <sub>Ll</sub>                 | Input Load Current                      |                                                   |         | 10                                              |      |         | 10                  | μΑ                 | $V_{IN} = 0V \text{ to } V_{CC}$                              |
| lLO                             | Output Leakage<br>Current               |                                                   |         | 10                                              |      |         | 10                  | μΑ                 | $V_{OUT} = 0V \text{ to } V_{CC}$                             |
| I <sub>PP1</sub> <sup>(2)</sup> | V <sub>PP</sub> Current<br>Read/Standby |                                                   |         | 5                                               |      |         | 5                   | mA                 | V <sub>PP</sub> = 5.5V                                        |
| I <sub>SB</sub> (2)             | V <sub>CC</sub> Current Standby         |                                                   | 25      | 50                                              |      | 20      | 40                  | mA                 | CE = V <sub>IH</sub>                                          |
| I <sub>CC1</sub> (2)            | V <sub>CC</sub> Current Active          |                                                   | 55      | 125                                             |      | 45      | 100                 | mA                 | $\overline{CE} = \overline{OE} = V_{IL}$<br>$V_{PP} = V_{CC}$ |
| V <sub>IL</sub>                 | Input Low Voltage                       | -0.1                                              |         | + 0.8                                           | -0.1 |         | + 0.8               | ٧                  |                                                               |
| V <sub>IH</sub>                 | Input High Voltage                      | 2.0                                               |         | V <sub>CC</sub> + 1                             | 2.0  |         | V <sub>CC</sub> + 1 | ٧                  |                                                               |
| V <sub>OL</sub>                 | Output Low Voltage                      |                                                   |         | 0.45                                            |      |         | 0.45                | ٧                  | I <sub>OL</sub> = 2.1 mA                                      |
| V <sub>OH</sub>                 | Output High Voltage                     | 2.4                                               |         |                                                 | 2.4  |         |                     | ٧                  | $I_{OH} = -400 \mu\text{A}$                                   |
| V <sub>PP</sub> (2)             | V <sub>PP</sub> Read Voltage            | 3.8                                               |         | V <sub>CC</sub>                                 | 3.8  |         | V <sub>CC</sub>     | ٧                  | $V_{CC} = 5.0V \pm 0.25V$                                     |



#### **READ OPERATION**

# A.C. CHARACTERISTICS $0^{\circ}C \le T_A \le +70^{\circ}C$

| Versio                         | n <b>s</b> (5)  | V <sub>CC</sub> ±5%                              | 27256-1 |     | P27 | 27256-2<br>P27256-2<br>27256-20 |     | 27256<br>P27256<br>27256-25 |    | Test<br>Conditions                       |  |  |
|--------------------------------|-----------------|--------------------------------------------------|---------|-----|-----|---------------------------------|-----|-----------------------------|----|------------------------------------------|--|--|
|                                |                 |                                                  |         | T   |     | r                               |     | P27256-25                   |    |                                          |  |  |
| Symbol                         | Pa              | arameter                                         | Min     | Max | Min | Max                             | Min | Max                         |    |                                          |  |  |
| t <sub>ACC</sub>               | Addres<br>Delay | ss to Output                                     |         | 170 |     | 200                             |     | 250                         | ns | $\overline{CE} = \overline{OE} = V_{IL}$ |  |  |
| t <sub>CE</sub>                | CE to           | Output Delay                                     |         | 170 |     | 200                             |     | 250                         | ns | OE = V <sub>IL</sub>                     |  |  |
| toE                            | OE to           | Output Delay                                     |         | 70  |     | 75                              |     | 100                         | ns | CE = V <sub>IL</sub>                     |  |  |
| t <sub>DF</sub> <sup>(4)</sup> | OE Hiç<br>Float | gh to Output                                     | 0       | 35  | 0   | 55                              | 0   | 60                          | ns | $\overline{CE} = V_{IL}$                 |  |  |
| t <sub>OH</sub> <sup>(4)</sup> | Addre:<br>Which | t Hold from<br>ss, ĈE or ŌE<br>ever<br>red First | 0       |     | 0   |                                 | 0   |                             | ns |                                          |  |  |

#### NOTES

- 1. V<sub>CC</sub> must be applied simultaneously or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.
- 2. Vpp may be connected directly to  $V_{CC}$  except during programming. The supply current would then be the sum of  $I_{CC}$  and  $I_{PP}$ . The maximum current value is with outputs  $O_0$  to  $O_7$  unloaded.
- 3. Typical values are for  $T_A = 25^{\circ}C$  and nominal supply voltages.
- 4. This parameter is only sampled and is not 100% tested. Output Data Float is defined as the point where data is no longer driven—see timing diagram.
- 5. Packaging Options: No prefix = Cerdip; P = Plastic DIP.

# CAPACITANCE(2) (TA = 25°C, f = 1 MHz)

| Symbol          | Parameter          | Typ(1) | Max | Unit | Conditions     |
|-----------------|--------------------|--------|-----|------|----------------|
| C <sub>IN</sub> | Input Capacitance  | 4      | 6   | pF   | $V_{IN} = 0V$  |
| Cout            | Output Capacitance | 8      | 12  | pF   | $V_{OUT} = 0V$ |

#### NOTES:

- 1.  $T_A = 25$ °C,  $V_{CC} = 5.0$ V.
- 2. This parameter is only sampled and is not 100% tested.

#### A.C. TESTING INPUT/OUTPUT WAVEFORM



# A.C. TESTING LOAD CIRCUIT





# A.C. WAVEFORMS



#### NOTES:

- 1. Typical values are for T<sub>A</sub> = 25°C and nominal supply voltages.
- 2. This parameter is only sampled and is not 100% tested.
- 3.  $\overline{\text{OE}}$  may be delayed up to  $t_{\text{CE}}$ - $t_{\text{OE}}$  after the falling edge of  $\overline{\text{CE}}$  without impact on  $t_{\text{CE}}$ .

Table 1. Operating Modes

| Pins                                                               | CE              | ŌĒ              | Ag                | A <sub>0</sub>  | Vpp  | v <sub>cc</sub> | Outputs          |
|--------------------------------------------------------------------|-----------------|-----------------|-------------------|-----------------|------|-----------------|------------------|
| Mode                                                               |                 |                 |                   |                 |      |                 |                  |
| Read                                                               | V <sub>IL</sub> | V <sub>IL</sub> | χ(1)              | Х               | Vcc  | 5.0V            | D <sub>OUT</sub> |
| Output Disable                                                     | VIL             | VIH             | Х                 | Х               | Vcc  | 5.0V            | High Z           |
| Standby                                                            | VIH             | х               | Х                 | Х               | vcc  | 5.0V            | High Z           |
| Programming                                                        | VIL             | VIH             | Х                 | Х               | (4)  | (4)             | D <sub>IN</sub>  |
| Program Verify                                                     | VIH             | VIL             | Х                 | Х               | (4)  | (4)             | D <sub>OUT</sub> |
| Optional Program<br>Verify                                         | V <sub>IL</sub> | VIL             | x                 | х               | Vcc  | (4)             | D <sub>OUT</sub> |
| Program Inhibit                                                    | VIH             | VIH             | Х                 | х               | (4)  | (4)             | High Z           |
| int <sub>e</sub> ligent Identifier <sup>(3)</sup><br>—manufacturer | VIL             | V <sub>IL</sub> | VH <sup>(2)</sup> | V <sub>IL</sub> | 5.0V | 5.0V            | 89H(5)<br>88H(5) |
| —device                                                            | VIL             | V <sub>IL</sub> | VH <sup>(2)</sup> | VIH             | 5.0V | 5.0V            | 04H              |

#### **NOTES:**

- 1. X can be VIH or VIL.
- 2.  $V_H = 12.0 \text{V} \pm 0.5 \text{V}$ .
- 3.  $A_1 A_8$ ,  $A_{10} A_{13} = V_{IL}$ ,  $A_{14} = V_{IH}$ .
- 4. See Table 2 for V<sub>CC</sub> and V<sub>PP</sub> voltages.
- 5. The manufacturers identifier reads 89H for Cerdip EPROMs: 88H for Plastic EPROMs.

# **DEVICE OPERATION**

The modes of operation of the 27256 are listed in Table 1. A single 5V power supply is required in the read mode. All inputs are TTL levels except for V<sub>PP</sub> and 12V on A9 for int<sub>P</sub>ligent identifier mode.

#### Read Mode

The P27256 has two control functions, both of which must be logically active in order to obtain data at the outputs. Chip Enable  $(\overline{CE})$  is the power control and should be used for device selection. Output Enable  $(\overline{OE})$  is the output control and should be used to gate data from the output pins, independent of device selection. Assuming that addresses are stable, the address access time ( $t_{ACC}$ ) is equal to the delay from  $\overline{CE}$  to output ( $t_{CE}$ ). Data is available at the outputs after a delay of  $t_{OE}$  from the falling edge of  $\overline{OE}$ , assuming that  $\overline{CE}$  has been low and addresses have been stable for at least  $t_{ACC}$ — $t_{DE}$ .

# Standby Mode

EPROMs can be placed in a standby mode which reduces the maximum current of the devices by applying a TTL-high signal to the  $\overline{CE}$  input. When in standby mode, the outputs are in a high impedance state, independent of the  $\overline{OE}$  input.



# **Two Line Output Control**

Because EPROMs are usually used in larger memory arrays, Intel has provided 2 control lines which accommodate this multiple memory connection. The two control lines allow for:

- a) the lowest possible memory power dissipation,
- b) complete assurance that output bus contention will not occur.

To use these two control lines most efficiently,  $\overline{\text{CE}}$  should be decoded and used as the primary device selecting function, while  $\overline{\text{OE}}$  should be made a common connection to all devices in the array and connected to the  $\overline{\text{READ}}$  line from the system control bus. This assures that all deselected memory devices are in their low power standby mode and that the output pins are active only when data is desired from a particular memory device.

## SYSTEM CONSIDERATIONS

The power switching characteristics of EPROMs require careful decoupling of the devices. The supply current, ICC, has three segments that are of interest to the system designer—the standby current level, the active current level, and the transient current peaks that are produced by the falling and rising edges of Chip Enable. The magnitude of these transient current peaks is dependent on the output capacitive and inductive loading of the device. The associated transient voltage peaks can be suppressed by complying with Intel's Two-Line Control and by properly selected decoupling capacitors. It is recommended that a 0.1  $\mu$ F ceramic capacitor be used on every device between V<sub>CC</sub> and GND. This should be a high frequency capacitor of low inherent inductance and should be placed as close to the device as possible. In addition, a 4.7 µF bulk electrolytic capacitor should be used between V<sub>CC</sub> and GND for every eight devices. The bulk capacitor should be located near where the power supply is connected to the array. The purpose of the bulk capacitor is to overcome the voltage droop caused by the inductive effects of PC board traces.

# PROGRAMMING MODES

Caution: Exceeding 14V on V<sub>PP</sub> will permanently damage the device.

Initially, and after each erasure, all bits of the EPROM are in the "1" state. Data is introduced by selectively programming "0s" into the desired bit locations. Although only "0s" will be programmed, both "1s" and "0s" can be present in the data word. The only way to change a "0" to a "1" is by ultraviolet light exposure (Cerdip EPROMs).

The device is in the programming mode when  $V_{PP}$  is raised to its programming voltage (see Table 2) and  $\overline{\text{CE}}$  is at TTL-low. The data to be programmed is applied 8 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.

# **Program Inhibit**

Programming of multiple EPROMs in parallel with different data is easily accomplished by using the Program Inhibit mode. A high-level  $\overline{\text{CE}}$  input inhibits the other devices from being programmed.

Except for  $\overline{CE}$ , all like inputs of the parallel EPROMs may be common. A TTL low-level pulse applied to the  $\overline{CE}$  input with  $V_{PP}$  at its programming voltage will program the selected device.

# **Program Verify**

A verify should be performed on the programmed bits to determine that they have been correctly programmed. The verify is performed with  $\overline{OE}$  at  $V_{IL}$ ,  $\overline{CE}$  at  $V_{IH}$ , and  $V_{PP}$  and  $V_{CC}$  at their programming voltages.

# **Optional Program Verify**

The optional verify may be performed in place of the verify mode. It is performed with  $\overline{OE}$  at  $V_{IL}$ ,  $\overline{CE}$  at  $V_{IL}$  (as opposed to the standard verify which has  $\overline{CE}$  at  $V_{IH}$ ), and  $V_{PP}$  at its programming voltage. The outputs will tri-state according to the signal presented to  $\overline{OE}$ . Therefore, all devices with  $V_{PP}=12.75V$  (12.5V inteligent programming) and  $\overline{OE}=V_{IL}$  will present data on the bus independent of the  $\overline{CE}$  state. When parallel programming several devices which share a common bus,  $V_{PP}$  should be lowered to  $V_{CC}$  (= 6.25/6.0V—see Table 2) and the normal read mode used to execute a program verify.

# inteligent IdentifierTM Mode

The int<sub>e</sub>ligent Identifier Mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment for the purpose of automatically matching the device to be programmed with its corresponding programming algorithm. This mode is functional in the 25°C±5°C ambient, temperature range that is required when programming the device.



To activiate this mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the EPROM. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from  $V_{\rm IL}$  to  $V_{\rm IH}$ . All other address lines must be held at  $V_{\rm IL}$  during intelligent Identifier Mode.

Byte 0 (A0 =  $V_{IL}$ ) represents the manufacturer code and byte 1 (A0 =  $V_{IH}$ ) the device identifier code. These two identifier bytes are given in Table 1.

# ERASURE CHARACTERISTICS (FOR CERDIP EPROMS)

The erasure characteristics are such that erasure begins to occur upon exposure to light with wavelengths shorter than approximately 4000 Angstroms (Å). It should be noted that sunlight and certain types of fluorescent lamps have wavelengths in the 3000-4000Å range. Data shows that constant expo-

sure to room level fluorescent lighting could erase the EPROM in approximately 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the EPROM is to be exposed to these types of lighting conditions for extended periods of time, opaque labels should be placed over the window to prevent unintentional erasure.

The recommended erasure procedure is exposure to shortwave ultraviolet light which has a wavelength of 2537 Angstroms (Å). The integrated dose (i.e., UV intensity  $\times$  exposure time) for erasure should be a minimum of 15 Wsec/cm². The erasure time with this dosage is approximately 15 to 20 minutes using an ultraviolet lamp with a 12000  $\mu$ W/cm² power rating. The EPROM should be placed within 1 inch of the lamp tubes during erasure. The maximum integrated dose an EPROM can be exposed to without damage is 7258 Wsec/cm² (1 week @ 12000  $\mu$ W/cm²). Exposure of the device to high intensity UV light for long periods may cause permanent damage.



Figure 3. Quick-Pulse Programming™ Algorithm

# Quick-Pulse Programming™ Algorithm (For Plastic EPROMs)

Intel's Plastic EPROMs can now be programmed using the Quick-Pulse Programming Algorithm, developed by Intel to substantially reduce the throughput time in the production programming environment. This algorithm allows Plastic devices to be programmed in under four seconds, almost a hundred fold improvement over previous algorithms. Actual programming time is a function of the PROM programmer being used.

The Quick-Pulse Programming Algorithm uses initial pulses of 100 microseconds followed by a byte verification to determine when the address byte has

been successfully programmed. Up to 25 100  $\mu$ s pulses per byte are provided before a failure is recognized. A flowchart of the Quick-Pulse Programming Algorithm is shown in Figure 3.

For the Quick-Pulse Programming Algorithm, the entire sequence of programming pulses and byte verifications is performed at  $V_{\rm CC}=6.25 V$  and  $V_{\rm PP}$  at 12.75V. When programming of the EPROM has been completed, all bytes should be compared to the original data with  $V_{\rm CC}=V_{\rm PP}=5.0 V$ .

In addition to the Quick-Pulse Programming Algorithm, Plastic EPROMs are also compatible with Intel's inteligent Programming Algorithm.





Figure 4. inteligent Programming™ Flowchart

# int<sub>e</sub>ligent Programming™ Algorithm

The inteligent Programming Algorithm has been a standard in the industry for the past few years. A flowchart of the inteligent Programming Algorithm is shown in Figure 4.

The inteligent Programming Algorithm utilizes two different pulse types: initial and overprogram. The duration of the initial  $\overline{CE}$  pulse(s) is one millisecond, which will then be followed by a longer overprogram

pulse of length 3X msec. X is an iteration counter and is equal to the number of the initial one millisecond pulses applied to a particular location, before a correct verify occurs. Up to 25 one-millisecond pulses per byte are provided for before the overprogram pulse is applied.

The entire sequence of program pulses and byte verifications is performed at  $V_{CC}=6.0V$  and  $V_{PP}=12.5V$ . When the int<sub>e</sub>ligent Programming cycle has been completed, all bytes should be compared to the original data with  $V_{CC}=V_{PP}=5.0V$ .



TABLE 2. D.C. PROGRAMMING CHARACTERISTICS  $T_A = 25 \pm 5^{\circ}C$ 

| Symbol               | Parameter                                         |      | Limits | Test Conditions |                                      |
|----------------------|---------------------------------------------------|------|--------|-----------------|--------------------------------------|
|                      |                                                   | Min  | Max    | Unit            | (see Note 1)                         |
| լլ                   | Input Current (All Inputs)                        |      | 10     | μΑ              | $V_{IN} = V_{IL} \text{ or } V_{IH}$ |
| V <sub>IL</sub>      | Input Low Level (All Inputs)                      | -0.1 | 0.8    | ٧               |                                      |
| V <sub>IH</sub>      | Input High Level                                  | 2.0  | Vcc    | ٧               |                                      |
| V <sub>OL</sub>      | Output Low Voltage During Verify                  |      | 0.45   | ٧               | I <sub>OL</sub> = 2.1 mA             |
| V <sub>OH</sub>      | Output High Voltage During Verify                 | 2.4  |        | ٧               | $I_{OH} = -400  \mu A$               |
| I <sub>CC2</sub> (4) | V <sub>CC</sub> Supply Current (Program & Verify) |      | 125    | mA              |                                      |
| I <sub>PP2</sub> (4) | V <sub>PP</sub> Supply Current (Program)          |      | 50     | mA              | CE = V <sub>IL</sub>                 |
| V <sub>ID</sub>      | A <sub>9</sub> inteligent Identifier Voltage      | 11.5 | 12.5   | ٧               |                                      |
| V <sub>PP</sub>      | inteligent Programming Algorithm                  | 12.0 | 13.0   | ٧               | CE = V <sub>IL</sub>                 |
|                      | Quick-Pulse Programming Algorithm                 | 12.5 | 13.0   | ٧               | CE = VIL                             |
| V <sub>CC</sub>      | inteligent Programming Algorithm                  | 5.75 | 6.25   | ٧               |                                      |
|                      | Quick-Pulse Programming Algorithm                 | 6.0  | 6.5    | ٧               |                                      |

# A.C. PROGRAMMING CHARACTERISTICS

 $T_A = 25 \pm 5$ °C (see table 2 for  $V_{CC}$  and  $V_{PP}$  voltages)

| Symbol           | Parameter                             | Limits |     |       |      | Test Conditions*        |
|------------------|---------------------------------------|--------|-----|-------|------|-------------------------|
|                  |                                       | Min    | Тур | Max   | Unit | (Note 1)                |
| t <sub>AS</sub>  | Address Setup Time                    | 2      |     |       | μs   |                         |
| t <sub>OES</sub> | OE Setup Time                         | 2      |     |       | μs   |                         |
| t <sub>DS</sub>  | Data Setup Time                       | 2      |     |       | μs   |                         |
| t <sub>AH</sub>  | Address Hold Time                     | 0      |     |       | μs   |                         |
| t <sub>DH</sub>  | Data Hold Time                        | 2      |     |       | μs   |                         |
| t <sub>DFP</sub> | OE High to Output<br>Data Float Delay | 0      |     | 130   | μs   | (Note 3)                |
| t <sub>VPS</sub> | V <sub>PP</sub> Setup Time            | 2      |     |       | μs   |                         |
| tvcs             | V <sub>CC</sub> Setup Time            | 2      |     |       | μs   |                         |
| t <sub>PW</sub>  | CE Initial Program Pulse Width        | 0.95   | 1.0 | 1.05  | ms   | inteligent Programming  |
|                  |                                       | 95     | 100 | 105   | μs   | Quick-Pulse Programming |
| topw             | CE Overprogram Pulse Width            | 2.85   |     | 78.75 | ms   | (Note 2)                |
| t <sub>OE</sub>  | Data Valid from OE                    |        |     | 150   | ns   |                         |

# \*A.C. CONDITIONS OF TEST

| Input Rise and Fall Times (10% to 90%) | 20 ns         |
|----------------------------------------|---------------|
| Input Pulse Levels                     | 0.45V to 2.4V |
| Input Timing Reference Level           | 0.8V and 2.0V |
| Output Timing Reference Level          | 0.8V and 2.0V |

#### NOTES:

- 1.  $V_{CC}$  must be applied simultaneously or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}.\;$
- 2. The length of the overprogram pulse may vary from 2.85 msec to 78.75 msec as a function of the iteration counter value X (inteligent Programming Algorithm only).
- 3. This parameter is only sampled and is not 100% tested. Output Data Float is defined as the point where data is no longer driven—see timing diagram on the following page.
- 4. The maximum current value is with outputs  ${\sf O}_0$  to  ${\sf O}_7$  unloaded.



# PROGRAMMING WAVEFORMS



- 1. The input timing reference level is 0.8V for a V<sub>IL</sub> and 2V for a V<sub>IH</sub>.
  2. t<sub>OE</sub> and t<sub>OFP</sub> are characteristics of the device but must be accommodated by the programmer.
  3. When programming the 27256 a 0.1 μF capacitor is required across V<sub>PP</sub> and ground to suppress spurious voltage transmitted. sients which can damage the device.
- 4. 12.75V Vpp & 6.25V VCC for Quick-Pulse Programming Algorithm. 12.5V Vpp & 6.0V VCC for inteligent Programming Algorithm.

# **REVISION HISTORY**

| Number | Description                                                                                                                                                                                                                                                                                                            |  |  |  |  |
|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|
| 04     | Revised Pin Configuration. Revised Express options.  Deleted -3, -30, -5, L-2, L-20 and L-1 speed bins.  D.C. Characteristics — I <sub>LI</sub> Conditions are V <sub>IN</sub> = <b>0V to V<sub>CC</sub></b> .  D.C. Characteristics — I <sub>LO</sub> Conditions are V <sub>OUT</sub> = <b>0V to V<sub>CC</sub></b> . |  |  |  |  |