## Am27S21/27S21A

1,024-Bit (256x4) Bipolar PROM



#### DISTINCTIVE CHARACTERISTICS

- High speed
- Highly reliable, ultra-fast programming Platinum-Silicide fuses
- High programming yield

- Low-current PNP inputs
- High-current open-collector and three-state outputs
- Fast chip select

#### **GENERAL DESCRIPTION**

The Am27S21 (256 words by 4-bits) is a Schottky TTL Programmable Read-Only Memory (PROM).

This device is only available in a three-state (Am27S21) output version. These outputs are compatible with low-

power Schottky bus standards capable of satisfying the requirements of a variety of microprogrammable controls, mapping functions, code version, or logic replacement. Easy word-depth expansion is facilitated by active LOW ( $\overline{G}_1$  and  $\overline{G}_2)$  output enables.

#### **BLOCK DIAGRAM**



#### PRODUCT SELECTOR GUIDE

| Three-State<br>Part Number | Am27  | /S21A | Am27S21 |       |  |  |
|----------------------------|-------|-------|---------|-------|--|--|
| Address Access<br>Time     | 30 ns | 40 ns | 45 ns   | 60 ns |  |  |
| Operating<br>Range         | С     | м     | С       | м     |  |  |

Publication # Rev. Amendment 03206 D /0 Issue Date: January 1989

# CONNECTION DIAGRAMS Top View



- \*Also available in a 16-Pin Flatpack. Pinout identical to DIPs.
- \*\*Also available in a 20-Pin Square PLCC. Pinout identical to LCC.

Note: Pin 1 is marked for orientation.

## LOGIC SYMBOL



#### **ORDERING INFORMATION**

#### Standard Products

AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number

- b. Speed Option (if applicable)
- c. Package Type
- d. Temperature Range
- e. Optional Processing



| Valid Co | Valid Combinations |  |  |  |  |  |
|----------|--------------------|--|--|--|--|--|
| AM27S21  | DC, DCB, PC, PCB,  |  |  |  |  |  |
| AM27S21A | LC, LCB, JC, JCB   |  |  |  |  |  |

#### Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products.

#### **MILITARY ORDERING INFORMATION**

#### **APL Products**

AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number

- b. Speed Option (if applicable)
- c. Device Class
- d. Package Type
- e. Lead Finish



| Valid Combinations |                  |  |  |  |  |  |  |
|--------------------|------------------|--|--|--|--|--|--|
| AM27S21            | (DEA (DEA (DOA   |  |  |  |  |  |  |
| AM27S21A           | /BEA, /BFA, /B2A |  |  |  |  |  |  |

#### Valid Combinations

Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations.

#### Group A Tests

Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11.

#### MILITARY BURN-IN

Military burn-in is in accordance with the current revision of MIL-STD-883, Test Method 1015, Conditions A through E. Test conditions are selected at AMD's option.

#### PIN DESCRIPTION

#### A<sub>0</sub> - A<sub>7</sub> Address inputs (inputs)

The 8-bit field presented at the address inputs selects one of 256 memory locations to be read from.

#### Q<sub>0</sub> - Q<sub>3</sub> Data Output Port (Outputs)

The output whose state represents the data read from the selected memory locations.

#### Gi, G2 Output Enable

Provides direct control of the Q output buffers. Outputs disabled force all open-collector outputs to an OFF state

and all three-state outputs to a floating or high-impedance state.

Enable = 
$$\overline{G_1} \cdot \overline{G_2}$$
  
Disable =  $\overline{G_1} \cdot \overline{G_2}$ 

 $= G_1 + G_2$ 

V<sub>CC</sub> Device Power Supply Pin

The most positive of the logic power supply pins.

#### GND Device Power Supply Pin

The most negative of the logic power supply pins.

#### **FUNCTIONAL DESCRIPTION**

## Applying The Am27S21

Typical application of the Am27S21 is shown below. The Am27S21 is employed as mapping ROMs in a microprogram computer control unit. The eight-bit macroinstruction from main memory is brought into the  $A_0$  –  $A_7$  inputs of the mapping ROM array. The instruction is mapped into a 12-bit address

space with each PROM output supplying 4 bits. The 12 bits of address are then supplied to the "D" inputs of the Am2910 as a possible next address source for microprogram memory. The MAP output of the Am2910 is connected to the  $\overline{G_1}$  input of the Am27S21 such that when the  $\overline{G_1}$  input is HIGH, the outputs of the PROMs are in the three-state mode in the case of the Am27S21. The  $\overline{G_2}$  input is grounded; thus data from other sources are free to drive the D inputs of the Am2910 when MAP is HIGH.



Figure 1. Microprogramming Instruction Mapping

#### **ABSOLUTE MAXIMUM RATINGS**

| Storage Temperature65 to +150°C                           |
|-----------------------------------------------------------|
| Ambient Temperature with                                  |
| Power Applied55 to +125°C                                 |
| Supply Voltage0.5 V to +7.0 V                             |
| DC Voltage Applied to Outputs                             |
| (Except During Programming)0.5 V to +V <sub>CC</sub> Max. |
| DC Voltage Applied to Outputs                             |
| During Programming                                        |
| Output Current into Outputs During                        |
| Programming (Max. Duration of 1 sec) 250 mA               |
| DC input Voltage0.5 V to +5.5 V                           |
| DC Input Current30 mA to +5 mA                            |
| O                                                         |

Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability.

#### **OPERATING RANGES**

| Commercial (C) Devices                |                 |
|---------------------------------------|-----------------|
| Ambient Temperature (T <sub>A</sub> ) | 0 to +75°C      |
| Supply Voltage (VCC) + 4.             | 75 V to +5.25 V |
| Military (M) Devices*                 |                 |
| Case Temperature (T <sub>C</sub> )    | 55 to +125°C    |
| Supply Voltage (VCC)+                 | 4.5 V to +5.5 V |

Operating ranges define those limits between which the functionality of the device is guaranteed.

\*Military product 100% tested at T<sub>C</sub> +25°C, +125°C, and -55°C.

#### DC CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted)

| Parameter<br>Symbol      | Parameter<br>Description     | Test Conditions                                                                                           |     | Тур. | Max.           | Unit |
|--------------------------|------------------------------|-----------------------------------------------------------------------------------------------------------|-----|------|----------------|------|
| V <sub>OH</sub> (Note 1) | Output HIGH Voltage          | V <sub>CC</sub> = Min., I <sub>OH</sub> = -2.0 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | 2.4 |      |                | ٧    |
| VOL                      | Output LOW Voltage           | V <sub>CC</sub> = Min., I <sub>OL</sub> = 16 mA<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub>   |     |      | 0.45           | ٧    |
| VIH                      | Input HIGH Level             | Guaranteed input logical HIGH voltage for all inputs (Note 2)                                             | 2.0 |      |                | ٧    |
| VIL                      | Input LOW Level              | Guaranteed input logical LOW voltage for all inputs (Note 2)                                              |     |      | 8.0            | ٧    |
| lıL                      | Input LOW Current            | V <sub>CC</sub> = Max., V <sub>IN</sub> = 0.45 V                                                          |     |      | -0.250         | mA   |
| li <del>H</del>          | Input HIGH Current           | V <sub>CC</sub> = Max., V <sub>IN</sub> = 2.7 V                                                           |     |      | 25             | μΑ   |
| ISC (Note 1)             | Output Short Circuit Current | V <sub>CC</sub> = Max., V <sub>OUT</sub> = 0.0V (Note 3)                                                  | -20 |      | -90            | mA   |
| lcc                      | Power Supply Current         | All inputs = GND,<br>V <sub>CC</sub> = Max.                                                               |     |      | 130            | mA   |
| V <sub>1</sub>           | Input Clamp Voltage          | V <sub>CC</sub> = Min., I <sub>IN</sub> = -18 mA                                                          |     |      | -1.2           | ٧    |
| CEX                      | Output Leakage Current       | $V_{CC} = Max., V_{G_1} = 2.4 \text{ V}$ (Note 1) $V_{O} = V_{CC}$<br>$V_{O} = 0.4 \text{ V}$             |     |      | 40<br>-40      | μΑ   |
| CIN                      | Input Capacitance            | V <sub>CC</sub> = 5.00 V <sub>-b</sub> T <sub>A</sub> = 25°C                                              |     | 4    | <del>  "</del> |      |
| COUT                     | Output Capacitance           | V <sub>IN</sub> /V <sub>OUT</sub> = 2.0 V <sub>··</sub> @ f = 1 MHz (Note 4)                              |     | 8    |                | рF   |

Notes: 1. This applies to three-state devices only.

2. V<sub>IL</sub> and V<sub>IH</sub> are input conditions of output tests and are not themselves directly tested. V<sub>IL</sub> and V<sub>IH</sub> are absolute voltages with respect to device ground and include all overshoots due to system and/or tester noise. Do not attempt to test these values without suitable equipment.

3. Not more than one output should be shorted at a time. Duration of the short circuit should not be more than one second.

4. These parameters are not 100% tested, but are evaluated at initial characterization and at any time the design is modified where capacitance may be affected.

SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted\*)

|               |                     |                                                | Am27S21A |      |      |      | Am27S21 |       |      |      |      |
|---------------|---------------------|------------------------------------------------|----------|------|------|------|---------|-------|------|------|------|
|               |                     |                                                | COM'L    |      | М    | MIL  |         | COM'L |      | MIL  |      |
| No.           | Parameter<br>Symbol | Parameter Description                          | Min.     | Max. | Min. | Max. | Min.    | Max.  | Min. | Max. | Unit |
| 110.          | TAVQV               | Address Valid to Output Valid Access Time      |          | 30   |      | 40   |         | 45    |      | 60   | ns   |
| <del></del> - | TGVQZ               | Delay from Output Enable Valid to Output Hi-Z  |          | 20   |      | 25   |         | 20    |      | 30   | ns   |
| 3             | TGVQV               | Delay from Output Enable Valid to Output Valid |          | 20   |      | 25   | L       | 20    |      | 30   | ns   |

See also Switching Test Circuits.

- Notes: 1. Tests are performed with input transition time of 5 ns or less, timing reference levels of 1.5 V, and input pulse levels of 0 to 3.0 V using test load in
  - A univer owntrining less circuits.

    2. TGVQZ is measured at steady state HIGH output voltage -0.5 V and steady state LOW output voltage +0.5 V output levels using the test load in B under Switching Test Circuits.

## SWITCHING TEST CIRCUITS



## A. Output Load for all tests except TGVQZ

B. Output Load for TGVQZ

- Notes: 1. All device test loads should be located within 2" of device output pin.
  - 2. S1 is open for Output Data HIGH to Hi-Z and Hi-Z to Output Data HIGH tests. S1 is closed for all other AC tests.
  - 3. Load capacitance includes all stray and fixture capacitance.

<sup>\*</sup>Subgroups 7 and 8 apply to functional tests.

## **SWITCHING WAVEFORMS**

## KEY TO SWITCHING WAVEFORMS



ADDRESS
Ag - A7

UALID ADDRESS

OUTPUTS
OG - O3

WF021170