

## AMBA APB Bus Checker VIP

Datasheet (v1.0)

HTTPS://ROALOGIC.GITHUB.IO/AMBA\_PKG

17-Apr-2024

# **Contents**

| 1 | Intr | oduction                            | 1 |
|---|------|-------------------------------------|---|
|   | 1.1  | Features                            | 1 |
|   | 1.2  | Benefits                            | 1 |
| 2 | Spe  | cifications                         | 2 |
|   | 2.1  | Functional Description              | 2 |
|   | 2.2  | Operating Modes                     | 2 |
|   |      | 2.2.1 PCLK                          | 2 |
| 3 | Con  | m figurations                       | 3 |
|   | 3.1  | Introduction                        | 3 |
|   | 3.2  | Core Configuration                  | 3 |
|   | 3.3  | Core Parameters                     | 3 |
|   |      | 3.3.1 ADDR_WIDTH                    | 3 |
|   |      | 3.3.2 DATA_WIDTH                    | 3 |
|   |      | 3.3.3 USER_REQ_WIDTH                | 4 |
|   |      | 3.3.4 USER_DATA_WIDTH               | 4 |
|   |      | 3.3.5 USER_RESP_WIDTH               | 4 |
|   |      | 3.3.6 CHECK_PSTRB                   | 4 |
|   |      | 3.3.7 CHECK_PPROT                   | 4 |
|   |      | 3.3.8 CHECK_PSLVERR                 | 4 |
|   |      | 3.3.9 WATCHDOG_TIMEOUT              | 4 |
|   | 3.4  | Functions for Dynamic Configuration | 4 |
|   |      | 3.4.1 get_severity                  | 5 |
|   |      | 3.4.2 set_severity                  | 5 |
| 4 | Inte | rfaces                              | 6 |
|   | 4.1  | APB Interface                       | 6 |
|   |      | 4.1.1 PRESETn                       | 6 |
|   |      | 4.1.2 PCLK                          | 6 |
|   |      | 4.1.3 PSEL                          | 6 |
|   |      | 4.1.4 PENABLE                       | 7 |
|   |      | 4.1.5 PADDR                         | 7 |
|   |      | 4.1.6 PWRITE                        | 7 |

|   |     | 4.1.7   | PSTRB                                             | 7  |
|---|-----|---------|---------------------------------------------------|----|
|   |     | 4.1.8   | PPROT                                             | 7  |
|   |     | 4.1.9   | PWDATA                                            | 7  |
|   |     | 4.1.10  | PRDATA                                            | 7  |
|   |     | 4.1.11  | PREADY                                            | 7  |
|   |     | 4.1.12  | PSLVERR                                           | 7  |
|   |     | 4.1.13  | PWAKEUP                                           | 7  |
|   |     | 4.1.14  | PAUSER                                            | 8  |
|   |     | 4.1.15  | PWUSER                                            | 8  |
|   |     | 4.1.16  | PRUSER                                            | 8  |
|   |     | 4.1.17  | PBUSER                                            | 8  |
| 5 | Rul | es      |                                                   | 9  |
|   | 5.1 | Introd  | $\operatorname{uction}$                           | 9  |
|   | 5.2 | Rules . |                                                   | 10 |
|   |     | 5.2.1   | PSEL Must remain high for the entire transfer     | 10 |
|   |     | 5.2.2   | PSEL Undefined                                    | 10 |
|   |     | 5.2.3   | PENABLE must be low during Setup Phase            | 10 |
|   |     | 5.2.4   | PENABLE must be high during Access Phase          | 11 |
|   |     | 5.2.5   | PENABLE undefined                                 | 11 |
|   |     | 5.2.6   | PADDR must remain stable for the entire transfer  | 11 |
|   |     | 5.2.7   | PADDR versus PSTRB misaligned                     | 12 |
|   |     | 5.2.8   | PADDR should be aligned to DATA_WIDTH             | 12 |
|   |     | 5.2.9   | PADDR undefined                                   | 12 |
|   |     | 5.2.10  | PWRITE must remain stable for the entire transfer | 13 |
|   |     | 5.2.11  | PWRITE undefined                                  | 13 |
|   |     | 5.2.12  | PSTRB value non byte/word/dword/                  | 13 |
|   |     | 5.2.13  | PSTRB must remain stable for the entire transfer  | 14 |
|   |     | 5.2.14  | PSTRB undefined                                   | 14 |
|   |     | 5.2.15  | PPROT must remain stable for the entire transfer  | 14 |
|   |     | 5.2.16  | PPROT undefined                                   | 15 |
|   |     | 5.2.17  | PWDATA must remain stable for the entire transfer | 15 |
|   |     | 5.2.18  | PWDATA contains 'x'                               | 15 |
|   |     | 5.2.19  | PWDATA contains 'x'                               | 16 |
|   |     | 5.2.20  | PRDATA contains 'x'                               | 16 |
|   |     | 5.2.21  | PREADY undefined during Access phase              | 17 |

| 8 | Rev | vision I | History                                                           | 28   |
|---|-----|----------|-------------------------------------------------------------------|------|
| 7 | Bib | liograp  | ohy                                                               | 27   |
|   | 6.1 | Introd   | uction                                                            | 26   |
| 6 | Ext | ending   | the VIP                                                           | 26   |
|   | 5.3 | Rules    | per signal                                                        | 25   |
|   |     |          | PCLK Undefined                                                    |      |
|   |     | 5.2.42   | PRESETn Undefined                                                 | 23   |
|   |     | 5.2.41   | PRDATA should be max 8, 16, or 32 bits wide $\dots \dots \dots$ . | 23   |
|   |     | 5.2.40   | PWDATA should be max 8, 16, or 32 bits wide                       | 23   |
|   |     | 5.2.39   | PADDR should be max 32 bits                                       | 23   |
|   |     | 5.2.38   | PSTRB must be low during read transfer                            | 23   |
|   |     | 5.2.37   | PBUSER should be max 16 bits                                      | 22   |
|   |     | 5.2.36   | PBUSER contains 'x'                                               | 22   |
|   |     | 5.2.35   | PRUSER should be max DATA_WIDTH/2 bits                            | 22   |
|   |     | 5.2.34   | PRUSER contains 'x'                                               | 22   |
|   |     | 5.2.33   | PWUSER should be max DATA_WIDTH/2 bits                            | 21   |
|   |     | 5.2.32   | PWUSER undefined                                                  | 21   |
|   |     | 5.2.31   | PWUSER must remain stable for the entire transfer                 | 21   |
|   |     |          | PAUSER should be max 128 bits                                     |      |
|   |     |          | PAUSER undefined                                                  |      |
|   |     |          | PAUSER must remain stable for the entire transfer                 |      |
|   |     |          | PWAKEUP undefined                                                 | 19   |
|   |     |          | PWAKEUP raised without starting a transfer                        | 19   |
|   |     |          | PWAKEUP should be asserted at least one cycle before PSEL         |      |
|   |     |          | PWAKEUP must remain high until the end of the transfer            |      |
|   |     |          | Watchdog expired                                                  |      |
|   |     | 5.2.22   | PSLVERR undefined                                                 | - 17 |

# **List of Figures**

| 5.1  | APB Transfer Examples | 9  |
|------|-----------------------|----|
| 5.2  | APB-1 Example         | 10 |
| 5.3  | APB-2 Example         | 10 |
| 5.4  | APB-3 Example         | 10 |
| 5.5  | APB-4 Example         | 11 |
| 5.6  | APB-5 Example         | 11 |
| 5.7  | APB-6 Example         | 11 |
| 5.8  | APB-7 Example         | 12 |
| 5.9  | APB-8 Example         | 12 |
| 5.10 | APB-9 Example         | 12 |
| 5.11 | APB-10 Example        | 13 |
| 5.12 | APB-11 Example        | 13 |
| 5.13 | APB-12 Example        | 13 |
| 5.14 | APB-13 Example        | 14 |
| 5.15 | APB-14 Example        | 14 |
| 5.16 | APB-15 Example        | 14 |
| 5.17 | APB-16 Example        | 15 |
| 5.18 | APB-17 Example        | 15 |
| 5.19 | APB-18 Example        | 15 |
| 5.20 | APB-19 Example        | 16 |
| 5.21 | APB-20 Example        | 16 |
| 5.22 | APB-21 Example        | 17 |
| 5.23 | APB-22 Example        | 17 |
| 5.24 | APB-23 Example        | 18 |
| 5.25 | APB-24 Example        | 18 |
| 5.26 | APB-25 Example        | 19 |
| 5.27 | APB-26 Example        | 19 |
| 5.28 | APB-27 Example        | 19 |
| 5.29 | APB-28 Example        | 20 |
| 5.30 | APB-29 Example        | 20 |
| 5.31 | APB-31 Example        | 21 |
| 5.32 | APB-32 Example        | 21 |
| 5.33 | APB-34 Example        | 22 |

| APB Bus Checker | Verification I | P (v1.0) |
|-----------------|----------------|----------|
|-----------------|----------------|----------|

## Roa Logic

|   | 5.34 | APB-36 | Examp | le |  |  |  |  |  |  |  |  |  |  |  |  |  | 22 |
|---|------|--------|-------|----|--|--|--|--|--|--|--|--|--|--|--|--|--|----|
|   | 5.35 | APB-38 | Examp | le |  |  |  |  |  |  |  |  |  |  |  |  |  | 23 |
|   | 5.36 | APB-42 | Examp | le |  |  |  |  |  |  |  |  |  |  |  |  |  | 23 |
| F | 37   | APR-43 | Examp | le |  |  |  |  |  |  |  |  |  |  |  |  |  | 24 |

# **List of Tables**

| 3.1 | Core Parameters     | 3  |
|-----|---------------------|----|
| 4.1 | APB Interface Ports | 6  |
| 5.1 | Rules per signal    | 25 |
| 8.1 | Revision History    | 28 |

## 1. Introduction

The Roa Logic APB Bus Checker Verification IP helps designers use the ARM® AMBA® APB<sup>[1]</sup> bus in their designs. Throughout this document ARM® AMBA® APB will be simply referred to as APB. The Roa Logic APB Bus Checker continuously snoops the APB bus and reports any protocol issues it detects. In addition to rules checking, the ABP Bus Checker VIP contains an optional watchdog that fires when the APB Bus is unresponsive. The APB Bus Checker VIP supports the following APB versions:

- AMBA 2 APB Specification (Issue A), commonly known as APB2
- AMBA 3 APB Specification (Issue B), commonly known as APB3
- AMBA APB Specification (Issue C), commonly known as APB4
- AMBA APB Specification (Issue D), commonly known as APB5

The Roa Logic APB Bus Checker VIP is released under the permissive GPLv3 license.

## 1.1 Features

- Plug 'n Play APB Bus Checker
- Compliant with APB2, APB3, APB4, and APB5 Bus protocols
- Supports configurable APB address, data, user signal, and response widths
- Autonomously checks APB bus transactions and signals
- User configurable severity per rule
- Easily extensible with custom rules
- Configurable watchdog fires when the APB bus is unresponsive

## 1.2 Benefits

- Faster debug due to customised reports
- Integrates into existing Verilog and SystemVerilog testbenches
- Works with existing OVM and UVM test environments
- Open Source, therefore code can be reviewed and extended
- Permissive license

## 2. Specifications

## 2.1 Functional Description

The Roa Logic APB Bus Checker VIP is a configurable, fully parameterized soft Verification IP (VIP) that continuously and autonomosly observes and verifies all transactions on the APB bus. The VIP is fully compliant with the AMBA APB2, APB3, APB4, and APB5 protocols.

## 2.2 Operating Modes

The VIP supports the APB2, APB3, APB4, and APB5 bus protocols. The protocol to verify is selected using a define statement;

'define APB\_VERSION\_APB5

'define APB\_VERSION\_APB4

'define APB\_VERSION\_APB3

The default APB2 protocol is used when no define is set. When APB\_VERSION\_APB5 is defined, then APB\_VERSION\_APB4 is automatically defined. When APB\_VERSION\_APB4 is defined, then APB\_VERSION\_APB3 is automatically defined. The module ports and executed rules reflect the selected protocol.

#### 2.2.1 PCLK

APB is a synchronous protocol. All transactions take place on the rising edge of PCLK. Most of the rules are triggered on the rising edge of PCLK. This has the advantage of simple rule design and fast execution. The protocol checker has a minimal simulation performance effect. The disadvantage is that the checker does not look at values inbetween clock edges. It is assumed that all APB signals, except for PRESETn and PCLK, are driven by registers or at least behave like being driven by registers.

## 3. Configurations

## 3.1 Introduction

The Roa Logic APB Checker VIP is a configurable Verification IP for the APB Bus. The core parameters, static configuration options, and functions for dynamic configuration are described in this section.

## 3.2 Core Configuration

The APB Checker VIP supports APB2, APB3, APB4, and APB5. The APB version is selected by setting either of these defines:

'define APB\_VERSION\_APB5

'define APB\_VERSION\_APB4

'define APB\_VERSION\_APB3

If no define is set, then the default is APB2.

## 3.3 Core Parameters

The parameter names used by the core are as specified by the APB Specification documents, which are owned and governed by ARM Ltd.

| Parameter        | Type    | Default | Description                    |
|------------------|---------|---------|--------------------------------|
| ADDR_WIDTH       | Integer | 32      | Address bus width              |
| DATA_WIDTH       | Integer | 32      | Data bus widths                |
| USER_REQ_WIDTH   | Integer | 0       | User address bus width         |
| USER_DATA_WDITH  | Integer | 0       | User data bus widths           |
| USER_RESP_WIDTH  | Integer | 0       | User response bus width        |
| CHECK_PSTRB      | Integer | 1       | Enable PSTRB checking          |
| CHECK_PPROT      | Integer | 1       | Enable PPROT checking          |
| CHECK_PSLVERR    | Integer | 1       | Enable PSLVERR checking        |
| WATCHDOG_TIMEOUT | Integer | 128     | Watchdog counter timeout value |

Table 3.1: Core Parameters

## 3.3.1 ADDR\_WIDTH

The ADDR\_WIDTH parameter specifies the width of the APB2 and above PADDR signal. The default value of the ADDR\_WIDTH parameter is 32.

#### 3.3.2 DATA\_WIDTH

The DATA\_WIDTH parameter specifies the width of the APB2 and above PRDATA and PWDATA signals. The default value of the DATA\_WIDTH parameter is 32.

## 3.3.3 USER\_REQ\_WIDTH

The USER\_REQ\_WIDTH parameter specifies the width of the APB5 PAUSER signal. A value of zero ('0') indicates the signal is not present in the APB bus and checking is disabled. The default value of the USER\_REQ\_WIDTH parameter is 0; i.e. disabled.

### 3.3.4 USER\_DATA\_WIDTH

The USER\_DATA\_WIDTH parameter specifies the width of the APB5 PRUSER and PWUSER signals. A value of zero ('0') indicates the signals are not present in the APB bus and checking is disabled. The default value of the USER\_DATA\_WIDTH parameter is 0; i.e. disabled.

#### 3.3.5 USER\_RESP\_WIDTH

The USER\_RESP\_WIDTH parameter specifies the width of the APB5 PBUSER bus. A value of zero ('0') indicates the signal is not present in the APB bus and checking is disabled. The default value of the USER\_RESP\_WIDTH parameter is 0; i.e. disabled.

#### 3.3.6 CHECK\_PSTRB

The CHECK\_PSTRB parameter enables or disables checking of the optional APB4 and above PSTRB signal. If CHECK\_PSTRB has a value of zero (0), then checking the PSTRB signal is disabled. Any other value enables checking the PSTRB signal. The default value of the CHECK\_PSTRB parameter is 1; i.e. enabled.

## 3.3.7 CHECK\_PPROT

The CHECK\_PPROT parameter enables or disables checking of the optional APB4 and above PPROT signal. If CHECK\_PPROT has a value of zero (0), then checking the PPROT signal is disabled. Any other value enables checking the PPROT signal. The default value of the CHECK\_PPROT parameter is 1; i.e. enabled.

#### 3.3.8 CHECK\_PSLVERR

The CHECK\_PSLVERR parameter enables or disables checking of the optional APB3 and above PSLVERR signal. If CHECK\_PSLVERR has a value of zero (0), then checking the PSLVERR signal is disabled. Any other value enables checking the PSLVERR signal. The default value of the CHECK\_PSLVERR parameter is 1; i.e. enabled.

#### 3.3.9 WATCHDOG\_TIMEOUT

The WATCHDOG\_TIMEOUT parameter sets the expiration counter value for the optional watchdog. A value of zero ('0') indicates the watchdog is disabled. The default value of the WATCHDOG\_TIMEOUT parameter is 128.

## 3.4 Functions for Dynamic Configuration

The APB Checker VIP allows the user to dynamically change the severity level of each rule. Changing the severity level allows the user to stop the simulation when hitting a

certain rule, or completely ignoring a rule, for example. See the extending section for more details.

## 3.4.1 get\_severity

Synopsis: function automatic severity\_t get\_severity (input int msg\_no)

The get\_severity function returns the severity level of message msg\_no. Note that the rule number is one higher than the message number; msg\_no=0 means rule #1.

## 3.4.2 set\_severity

Synopsis: task automatic set\_severity (input int msg\_no, severity\_t severity)

The set\_severity function set the severity level of message msg\_no to severity. Note that the rule number is one higher than the message number; msg\_no=0 means rule #1.

## 4. Interfaces

## 4.1 APB Interface

The APB Interface is a configurable APB Interface. All signals defined in the protocol are supported as described below. See the  $AMBA\ APB\ Protocol\ Specifications$  for a complete description of the signals.

| Port    | $\mathbf{Size}$ | Direction | Version | Description               |
|---------|-----------------|-----------|---------|---------------------------|
| PRESETn | 1               | Input     | APB2    | Reset                     |
| PCLK    | 1               | Input     | APB2    | Clock                     |
| PSEL    | 1               | Input     | APB2    | Select                    |
| PENABLE | 1               | Input     | APB2    | Enable                    |
| PADDR   | ADDR_WIDTH      | Input     | APB2    | Address                   |
| PWRITE  | 1               | Input     | APB2    | Direction                 |
| PSTRB   | DATA_WIDTH/8    | Input     | APB4    | Write Strobe              |
| PPROT   | 3               | Input     | APB4    | Protection Type           |
| PWDATA  | DATA_WIDTH      | Input     | APB2    | Write Data                |
| PRDATA  | DATA_WIDTH      | Input     | APB2    | Read Data                 |
| PREADY  | 1               | Input     | APB3    | Ready                     |
| PSLVERR | 1               | Input     | APB3    | Transfer Error            |
| PWAKEUP | 1               | Input     | APB5    | Wake-up                   |
| PAUSER  | USER_REQ_WIDTH  | Input     | APB5    | User request attribute    |
| PWUSER  | USER_DATA_WIDTH | Input     | APB5    | User write data attribute |
| PRUSER  | USER_DATA_WIDTH | Input     | APB5    | User read data attribute  |
| PBUSER  | USER_RESP_WIDTH | Input     | APB5    | User response attribute   |

Table 4.1: APB Interface Ports

Signals for an APB version higher than selected are not present on the interface. See the Core Configuration section.

#### 4.1.1 PRESETn

When the active low asynchronous PRESETn input is asserted ('0'), the APB interface is put into its initial reset state.

### 4.1.2 PCLK

PCLK is the APB interface clock. All APB signals are timed against the rising edge of PCLK.

The APB Bus Checker VIP requires a valid PCLK. All checks and rules trigger on the rising edge of PCLK.

#### 4.1.3 **PSEL**

The APB Requester generates PSEL, signaling to a Completer that it is selected and that a data transfer is required.

#### 4.1.4 PENABLE

PENABLE indicates the second and subsequent cycles of a transfer. The cycles when PENABLE is asserted ('1') are called the *Access Phase*. It is driven by the *Requester*.

#### **4.1.5 PADDR**

PADDR is the APB address bus. The bus width is defined by the ADDR\_WIDTH parameter.

### **4.1.6 PWRITE**

PWRITE indicates the direction of the transfer. When PWRITE is asserted ('1') it indicates a write access and a read data access when de-asserted ('0'). It is driven by the *Requester*.

#### 4.1.7 **PSTRB**

PSTRB is an optional APB4 signal driven by the *Requester*. It indicates which byte lane to update during a write transfer. There is one PSTRB signal per byte lane of the APB write data bus (PWDATA), such that PSTRB[n] corresponds to PWDATA[(8n+7):8n].

#### 4.1.8 **PPROT**

PPROT is an optional APB4 signal driven by the *Requester*. It indicates the normal, privileged, or secure protection level of the transaction and whether the transaction is a data or an instruction access. PPROT has a width of 3 bits.

#### **4.1.9 PWDATA**

PWDATA is the APB write data bus and is driven by the *Requester* during write cycles, when PWRITE is asserted ('1'). The bus width is defined by the DATA\_WIDTH parameter.

#### 4.1.10 PRDATA

PRDATA is the APB read data bus and is driven by the *Completer* during read cycles, when PWRITE is de-asserted ('0'). The bus width is defined by the DATA\_WIDTH parameter.

#### **4.1.11 PREADY**

PREADY is an APB3 signal driven by the Completer. It is used to extend an APB transfer.

### **4.1.12 PSLVERR**

PSLVERR is an optional APB3 signal driven by the *Completer*. It indicates an error condition on the APB bus when asserted ('1').

#### **4.1.13 PWAKEUP**

PWAKEUP is an optional APB5 signal driven by the *Requester*. It indicates any activity associated with an APB interface.

## **4.1.14 PAUSER**

PAUSER is an optional APB5 signal driven by the *Requester*. The bus width is defined by the USER\_REQ\_WIDTH parameter.

## 4.1.15 **PWUSER**

 ${\tt PWUSER}$  is an optional APB5 signal driven by the Requester. The bus width is defined by the <code>USER\_DATA\_WIDTH</code> parameter.

## 4.1.16 PRUSER

PRUSER is an optional APB5 signal driven by the Requester. The bus width is defined by the USER\_DATA\_WIDTH parameter.

## 4.1.17 PBUSER

PBUSER is an optional APB5 signal driven by the *Requester*. The bus width is defined by the USER\_RESP\_WIDTH parameter.

## 5. Rules

## 5.1 Introduction

This section describes all the rules in numerical order. Waveform examples showing how a rule is triggered are provided for each rule. Only the relevant signals are shown in each waveform. The failing conditions are shown in red. Also the rule trigger is shown as a pseudo-signal in the waveform.

For reference, shown below is a waveform with examples of APB transfers with a 32bit data bus. The waveform shows how the core is brought out of sleep after the initial reset, followed by a read from address A with a single wait state, and a single byte write to address B with no wait states. The waveform also shows the Idle, Setup, and Access phases of the APB transfer.



Figure 5.1: APB Transfer Examples

## 5.2 Rules

## 5.2.1 PSEL Must remain high for the entire transfer

Message: APB-1 Severity: ERROR

Description: The PSEL signal must remain asserted ('1') during the entire transfer.

APB Version: All



Figure 5.2: APB-1 Example

## 5.2.2 PSEL Undefined

Message: APB-2 Severity: ERROR

Description: The PSEL signal may never be undefined ('x') or ('z').

APB Version: All



Figure 5.3: APB-2 Example

## 5.2.3 PENABLE must be low during Setup Phase

Message: APB-3 Severity: ERROR

Description: The PENABLE signal must be low ('0') during the first cycle (the setup

phase) of a transfer.



Figure 5.4: APB-3 Example

## 5.2.4 PENABLE must be high during Access Phase

Message: APB-4 Severity: ERROR

Description: The PENABLE signal must be high ('1') during the second and consecutive

cycles (the access phases) of a transfer.

APB Version: All



Figure 5.5: APB-4 Example

## 5.2.5 PENABLE undefined

Message: APB-5 Severity: ERROR

Description: The PENABLED signal may never be undefined ('x') or ('z') during a

transfer. APB Version: All



Figure 5.6: APB-5 Example

## 5.2.6 PADDR must remain stable for the entire transfer

Message: APB-6 Severity: ERROR

Description: The PADDR signal may not change during a transfer.



Figure 5.7: APB-6 Example

## 5.2.7 PADDR versus PSTRB misaligned

Message: APB-7 Severity: ERROR

Description: The PADDR signal value must be aligned with the transfer size indicated

by the PSTRB signal value during a write transfer.

APB Version: from APB4



Figure 5.8: APB-7 Example

## 5.2.8 PADDR should be aligned to DATA\_WIDTH

Message: APB-8 Severity: ERROR

Description: The PADDR signal value must be aligned with the DATA\_WIDTH param-

eter value during a transfer.

APB Version: All



Figure 5.9: APB-8 Example

#### 5.2.9 PADDR undefined

Message: APB-9 Severity: ERROR

Description: The PADDR signal may never be undefined ('x') or ('z') during a transfer.



Figure 5.10: APB-9 Example

#### 5.2.10 PWRITE must remain stable for the entire transfer

Message: APB-10 Severity: ERROR

Description: The PWRITE signal may not change during a transfer.

APB Version: All



Figure 5.11: APB-10 Example

### 5.2.11 PWRITE undefined

Message: APB-11 Severity: ERROR

Description: The PWRITE signal may never be undefined ('x') or ('z') during a transfer.

APB Version: All



Figure 5.12: APB-11 Example

## 5.2.12 PSTRB value non byte/word/dword/...

Message: APB-12 Severity: WARNING

Description: The PSTRB signal holds a strange value during a write transfer.



Figure 5.13: APB-12 Example

#### 5.2.13 PSTRB must remain stable for the entire transfer

Message: APB-13 Severity: ERROR

Description: The PSTRB signal may not change during a transfer.

APB Version: from APB4



Figure 5.14: APB-13 Example

### 5.2.14 PSTRB undefined

Message: APB-14 Severity: ERROR

Description: The PSTRB signal may never be undefined ('x') or ('z') during a transfer.

APB Version: from APB4



Figure 5.15: APB-14 Example

## 5.2.15 PPROT must remain stable for the entire transfer

Message: APB-15 Severity: ERROR

Description: The PPROT signal may not change during a transfer.



Figure 5.16: APB-15 Example

## 5.2.16 PPROT undefined

Message: APB-16 Severity: ERROR

Description: The PPROT signal may never be undefined ('x') or ('z') during a transfer.

APB Version: from APB4



Figure 5.17: APB-16 Example

### 5.2.17 PWDATA must remain stable for the entire transfer

Message: APB-17 Severity: ERROR

Description: The PWDATA signal may not change during a write transfer.

APB Version: All



Figure 5.18: APB-17 Example

## 5.2.18 PWDATA contains 'x'

Message: APB-18 Severity: WARNING

Description: One or more bits of the PWDATA signal are undefined ('x') or ('z') during

a write transfer.

APB Version: APB2, APB3



Figure 5.19: APB-18 Example

## 5.2.19 PWDATA contains 'x'

Message: APB-19 Severity: WARNING

Description: One or more bits of the PWDATA signal, in a byte not masked by PSTRB,

are undefined ('x') or ('z') during a write transfer.

APB Version: from APB4



Figure 5.20: APB-19 Example

## 5.2.20 PRDATA contains 'x'

Message: APB-20 Severity: WARNING

Description: One or more bits of the PRDATA signal are undefined ('x') or ('z') during

a read transfer.
APB Version: All



Figure 5.21: APB-20 Example

## 5.2.21 PREADY undefined during Access phase

Message: APB-21 Severity: ERROR

Description: The PREADY signal is undefined ('x') or ('z') during the access phase of a

transfer.

APB Version: from APB3



Figure 5.22: APB-21 Example

## 5.2.22 PSLVERR undefined

Message: APB-22 Severity: ERROR

Description: The PSLVERR signal is undefined ('x') or ('z') during the final cycle of a

transfer.



Figure 5.23: APB-22 Example

## 5.2.23 Watchdog expired

Message: APB-23 Severity: FATAL

Description: The optional watchdog counter expired.

APB Version: from APB3



Figure 5.24: APB-23 Example

## 5.2.24 PWAKEUP must remain high until the end of the transfer

Message: APB-24 Severity: ERROR

Description: PWAKEUP must remain high ('1') until PREADY is high ('1'), if both

PSEL and PWAKEUP are high ('1').



Figure 5.25: APB-24 Example

## 5.2.25 PWAKEUP should be asserted at least one cycle before PSEL

Message: APB-25 Severity: WARNING

Description: PWAKEUP should be high ('1') at least 1 PCLK cycle before PSEL goes

high ('1').

APB Version: from APB5



Figure 5.26: APB-25 Example

## 5.2.26 PWAKEUP raised without starting a transfer

Message: APB-26 Severity: WARNING

Description: PWAKEUP should not be raised without starting a transfer.

APB Version: from APB5



Figure 5.27: APB-26 Example

## 5.2.27 PWAKEUP undefined

Message: APB-27 Severity: ERROR

Description: The PWAKEUP signal may never be undefined ('x') or ('z').



Figure 5.28: APB-27 Example

## 5.2.28 PAUSER must remain stable for the entire transfer

Message: APB-28 Severity: ERROR

Description: The PAUSER signal may not change during a transfer.

APB Version: from APB5



Figure 5.29: APB-28 Example

### 5.2.29 PAUSER undefined

Message: APB-29 Severity: ERROR

Description: The PAUSER signal may never be undefined ('x') or ('z') during a transfer.

APB Version: from APB5



Figure 5.30: APB-29 Example

## 5.2.30 PAUSER should be max 128 bits

Message: APB-30 Severity: WARNING

Description: The PAUSER signal width should be less than 128 bits.

#### 5.2.31 PWUSER must remain stable for the entire transfer

Message: APB-31 Severity: ERROR

Description: The PWUSER signal may not change during a transfer.

APB Version: from APB5



Figure 5.31: APB-31 Example

### 5.2.32 PWUSER undefined

Message: APB-32 Severity: ERROR

Description: The PWUSER signal may never be undefined ('x') or ('z') during a transfer.

APB Version: from APB5



Figure 5.32: APB-32 Example

## 5.2.33 PWUSER should be max DATA\_WIDTH/2 bits

Message: APB-33 Severity: WARNING

Description: The PWUSER signal width should be less than DATA\_WIDTH/2 bits.

## 5.2.34 PRUSER contains 'x'

Message: APB-34 Severity: WARNING

Description: One or more bits of the PRUSER signal are undefined ('x') or ('z') during

a read transfer. APB Version: from APB5



Figure 5.33: APB-34 Example

## 5.2.35 PRUSER should be max DATA\_WIDTH/2 bits

Message: APB-35 Severity: WARNING

Description: The PRUSER signal width should be less than DATA\_WIDTH/2 bits.

APB Version: from APB5

#### 5.2.36 PBUSER contains 'x'

Message: APB-36 Severity: WARNING

Description: One or more bits of the PBUSER signal are undefined ('x') or ('z') during

the final cycle of a transfer. APB Version: from APB5



Figure 5.34: APB-36 Example

## 5.2.37 PBUSER should be max 16 bits

Message: APB-37 Severity: WARNING

Description: The PBUSER signal width should be less than 16 bits.

## 5.2.38 PSTRB must be low during read transfer

Message: APB-38 Severity: ERROR

Description: The PSTRB signal must be low (all '0') during a read transfer.

APB Version: from APB4



Figure 5.35: APB-38 Example

## 5.2.39 PADDR should be max 32 bits

Message: APB-39 Severity: WARNING

Description: The PADDR signal width should be less than 32 bits.

APB Version: All

## 5.2.40 PWDATA should be max 8, 16, or 32 bits wide

Message: APB-40 Severity: WARNING

Description: The PWDATA signal width should be either 8, 16, or 32 bits.

APB Version: All

## 5.2.41 PRDATA should be max 8, 16, or 32 bits wide

Message: APB-41 Severity: WARNING

Description: The PRDATA signal width should be either 8, 16, or 32 bits.

APB Version: All

#### 5.2.42 PRESETn Undefined

Message: APB-42 Severity: ERROR

Description: The PRESETn signal may never be undefined ('x') or ('z').



Figure 5.36: APB-42 Example

## 5.2.43 PCLK Undefined

Message: APB-43 Severity: ERROR

Description: The PCLK signal may never be undefined ('x') or ('z').



Figure 5.37: APB-43 Example

## 5.3 Rules per signal

| Signal  | MsgNo | Message                                                   |
|---------|-------|-----------------------------------------------------------|
| PRESETn | 42    | PRESETn Undefined                                         |
| PCLK    | 43    | PCLK Undefined                                            |
| PSEL    | 1     | PSEL Must remain high for the entire transfer             |
| PSEL    | 2     | PSEL Undefined                                            |
| PENABLE | 3     | PENABLE must be low during Setup Phase                    |
| PENABLE | 4     | PENABLE must be high during Access Phase                  |
| PENABLE | 5     | PENABLE undefined                                         |
| PADDR   | 6     | PADDR must remain stable for the entire transfer          |
| PADDR   | 7     | PADDR versus PSTRB misaligned                             |
| PADDR   | 8     | PADDR should be aligned to DATA_WIDTH                     |
| PADDR   | 9     | PADDR undefined                                           |
| PADDR   | 39    | PADDR should be max 32 bits                               |
| PWRITE  | 10    | PWRITE must remain stable for the entire transfer         |
| PWRITE  | 11    | PWRITE undefined                                          |
| PSTRB   | 12    | PSTRB value non byte/word/dword/                          |
| PSTRB   | 13    | PSTRB must remain stable for the entire transfer          |
| PSTRB   | 14    | PSTRB undefined                                           |
| PSTRB   | 38    | PSTRB must be low during read transfer                    |
| PPROT   | 15    | PPROT must remain stable for the entire transfer          |
| PPROT   | 16    | PPROT undefined                                           |
| PWDATA  | 17    | PWDATA must remain stable for the entire transfer         |
| PWDATA  | 18    | PWDATA contains 'x'                                       |
| PWDATA  | 19    | PWDATA contains 'x'                                       |
| PWDATA  | 40    | PWDATA should be max 8, 16, or 32 bits wide               |
| PRDATA  | 20    | PRDATA contains 'x'                                       |
| PRDATA  | 41    | PRDATA should be max 8, 16, or 32 bits wide               |
| PREADY  | 21    | PREADY undefined during Access phase                      |
| PSLVERR | 22    | PSLVERR undefined                                         |
| PWAKEUP | 24    | PWAKEUP must remain high until the end of the transfer    |
| PWAKEUP | 25    | PWAKEUP should be asserted at least one cycle before PSEL |
| PWAKEUP | 26    | PWAKEUP raised without starting a transfer                |
| PWAKEUP | 27    | PWAKEUP undefined                                         |
| PAUSER  | 28    | PAUSER must remain stable for the entire transfer         |
| PAUSER  | 29    | PAUSER undefined                                          |
| PAUSER  | 30    | PAUSER should be max 128 bits                             |
| PWUSER  | 31    | PWUSER must remain stable for the entire transfer         |
| PWUSER  | 32    | PWUSER undefined                                          |
| PWUSER  | 33    | PWUSER should be max DATA_WIDTH/2 bits                    |
| PRUSER  | 34    | PRUSER contains 'x'                                       |
| PRUSER  | 35    | PRUSER should be max DATA_WIDTH/2 bits                    |
| PBUSER  | 36    | PBUSER contains 'x'                                       |
| PBUSER  | 37    | PBUSER should be max 16 bits                              |

Table 5.1: Rules per signal

# 6. Extending the VIP

## 6.1 Introduction

Extending the VIP

# 7. Bibliography

[1] Arm Ltd., "AMBA APB Protocol Specifications," https://developer.arm.com/documentation/ihi0024/latest/, 2021.

# 8. Revision History

| Date        | Rev. | Comments        |  |
|-------------|------|-----------------|--|
| 17-Apr-2024 | 1.0  | Initial Release |  |
|             |      |                 |  |

Table 8.1: Revision History