# **Illinois Institute of Technology**

# ECE485 Project #3

Pipelined stripped-down MIPS design and implementation in VHDL

Robert John Soler Gabriel Roskowski

Due date: December 4, 2022

**Acknowledgement:** I acknowledge that all works including figures, codes and writings belong to me and/or persons who are referenced. I understand if any similarity in the code, comments, customized program behavior, report writings and/or figures are found, both the helper (original work) and the requestor (duplicated/modified work) will be called for academic disciplinary action.

Pobts. GFR

## **Abstract**

A Central Processing Unit, more commonly known as a CPU, is the electronic circuitry that performs all the instructions that make a computer program. It is responsible for all the calculations, arithmetic, logic, controlling, and input/output operations done by the computer. This project will go over the implementation of a 32-bit RISC architecture MIPS CPU, from the behavioral code of its components, to the structural implementation of its datapath and its testing and results.

Today, multiple large-scale companies are battling over the superiority of CPUs, like Intel and AMD. This battle has been going on for a few decades now, and this has caused CPUs to get more and more advanced and complex as time passes. This project cannot focus on CPUs of this caliber for two reasons: first, datapath information about these CPUs are not open to the public, and second, these CPUs are far too complex to be done by two students for their final project. Instead, the CPU model that will be followed is of the MIPS architecture. This is a very old model and has been open sourced to the public. It is also a lot simpler than the CPUs being used today, making it perfectly feasible for a final project.

This project is done in VHDL, a Hardware Descriptive Language (HDL) used to facilitate the modeling of complex hardware. The CPU will follow a combination of both behavioral and structural model style of implementation. This means that the code will focus on both the instructions and logic behind each of the individual components, as well as the architecture and structure of the entire CPU.

## **Introduction**

Every computer has a CPU, whether it be an embedded system or a personal computer. Over the past few decades, companies have developed their own models of CPUs, whether because they have machines that serve specialized functions, or because they want to dominate the CPU market. This has led to the development of different architectures of CPUs, which usually fall into kinds of architecture: the Complex Instruction Set Computer (CISC) and the Reduced Instruction Set Computer (RISC). Although these CPUs get the same job done, they are very different in architecture, and hold different advantages and disadvantages as well.

The CISC architecture is designed for CPUs that can execute a task in as few lines of code as possible with fewer registers. However, the instruction set of the CPU must be vast and complex in order to compensate for the reduced amount of hardware. This leads to its instructions being more than one word long. In addition, since the instructions are more complex, the decoding process is also complex. This causes some instructions to have long execution times. This architecture is cheaper and can complete a task in lesser lines of code. However, it is slow compared to the RISC.

On the other hand, the RISC architecture is designed for CPUs that maximize throughput so that a task is performed in the least amount of time possible. However, for this to be possible, the instruction set and its instructions have to be a lot simpler than that of the CISC, so that it can be decoded and performed faster. To compensate for a smaller and simpler instruction set, the CPU needs more general purpose registers. This, in turn, increases the production cost. This architecture maximizes throughput and execution speed. However, it is expensive and requires the programmer to write many lines of code to execute a single task.

As mentioned in the abstract, this project will implement the MIPS CPU. MIPS stands for Microprocessor without Interlocked Pipeline Stages. It is an architecture family of RISC architecture. What makes it unique from other CPUs is its "load/store" characteristic. Basically, no instruction other than "store word" and "load word" can directly manipulate memory. All instructions' operands have to be in registers. Therefore, before an operation is performed, the operands have to be loaded into registers first. The result is always placed in a register too, and to place it into memory, the "store word" instruction has to be used. Hence the characteristic name, "load/store".

This project aims to implement a functioning 32-bit RISC CPU using both behavioral and structural models. Its functionality will be tested in a testbench where it will be fed different instructions, and the output will be observed.

This project is done in VHDL, and Hardware Descriptive Language (HDL) used to facilitate the modeling of complex hardware. These models are implemented using VHDL in the Xilinx Vivado IDE.

## **System Design**

## i. Project Design

The CPU built in this project will be based on the MIPS architecture. However, for the sake of feasibility, it will not be the complete MIPS CPU, but a stripped-down version of it, with a smaller version of its datapath and fewer instructions. It will be built as a combination of behavioral and structural models. Behavioral models will be used for the individual subcomponents of the CPU (Full adder, Register File, Memory Units, etc.), while the structural model will be used for connecting all these subcomponents to form the CPU itself and the ALU.

Another limitation imposed is that there will be no user interface where the user types the assembly instructions and compiler that compiles these instructions. Rather, the hexadecimal value of these instructions will just be manually fed to the instruction memory of the CPU.

## ii. Datapath Design

Since this project's CPU is based off of the MIPS architecture, its datapath will also follow that of the MIPS architecture. However, since it is just a stripped-down version, it will not be the complete MIPS datapath with the hazard detection and exception hardware, or the data forwarding hardware, or instruction level parallelism. It also does not include the "shift left 2" and Full Adder hardware used by branch instructions as this architecture does not support branch instructions.

The most advanced feature of this CPU will be its five-stage pipelining feature. These stages are: Instruction Fetch (IF), Instruction Decode (ID), Execution (EX), Memory Access (MEM), and Write-back (WB). First, the IF stage is where the CPU fetches the instructions from memory. Second, the ID is where the CPU decodes these instructions into data that it can process. Next, the EX stage is where the CPU executes the correct operations on the recently converted data based on the instruction given. Then, the MEM stage is where the memory access or write happens. This does not happen for all instructions, so sometimes it is just bypassed. Lastly, the WB stage is where the result of whatever operation happened in the EX stage is written into the destination register mentioned in the original instruction. This stage also does not happen for some instructions so this stage sometimes gets ignored. These stages exist to maximize the throughput in order to get the most work done in the least amount of time possible. It does this by making all stages work on different instructions at the same time. Therefore, ideally, the CPU would be able to process five instructions at the same time in one clock cycle. All features that are required for this mechanism to work will be included as well. These include the multicycle mechanism, the buffer registers, and the control and ALU control hardware. More of this will be covered in the "Simulation Results and Discussions" section.

### iii. Control Logic Design

The control logic determines the actions and operations the CPU does, and for this CPU, it is determined by the control hardware. For this project, the control hardware is not a component

with a proper structure of sub-components inside. Rather, it is just a set of conditional codes that determine what the control signals will be with respect to the op code. These control signals are the write-back, memory, and execution signals, and they go to the ALU control, MUXes the data memory and register file. The ALU control and the MUXs use these signals to choose what operation to do or which output to choose, respectively. Also, since this datapath is a pipelined one, these signals also go into the buffer registers so that they can be used in the future, when needed.

### iv. System Flowchart

As mentioned in the datapath design, this CPU will just be a stripped down version of the original MIPS architecture. The original system flowchart used as the basis for this project's CPU is shown in figure 1.



Figure 1: Datapath with Pipelined Control

However, since branch instructions are outside the scope of this project, the datapath in figure 1 was further simplified to remove hardware dedicated to branch instruction only. Figure 2 in the next page shows the datapath in figure 1, but with labels that show which components/connections have been implemented, and which ones have not.

In figure 2, there are labels for the components and the lines that connect them. The ones with checks above them mean that they have been finished. The ones encircled with orange are the

ones that were not implemented due to the CPU not supporting branch instructions. The lines that are highlighted in yellow are the ones that have been implemented. The components that these lines connect are implemented as well. Lastly, the words in red are the labels used for the signals.



Figure 2: The modified version of the datapath in figure 1

It is important to note that although this CPU is already a significantly simplified one, its datapath still strongly resembles that of the original MIPS CPU architecture.

#### v. The ALU

Among all the components present in this project, the 32-bit ALU is the most unique one. It is the only component that doesn't use a fully behavioral model. Due to its unique behavior and the design requirements, this is the only component that is done with a structural model implementation.

This ALU is constructed as a composition of multiple single-bit ALUs inside. However, since there has already been existing code for the 32-bit RCA prior to this project, the single-bit ALUs were made without the addition function. So, this project does not make a 32-bit ALU from 32 single-bit ALUs that can perform all functions, rather, this project makes a 32-bit ALU from 32 single-bit ALUs with all functions except addition and a single 32-bit RCA that connects all of

them. That way, the 32-bit ALU would still be capable of doing all functions including addition, even when the single-bit ALUs were not capable of addition. The diagrams that describe these are shown below.



Figure 3: single-bit ALU (top-left) and structure of 32-bit ALU (right)

Note that the structure of the ALU was done like this for two main reasons. First, there has already been existing code on the 32-bit RCA prior to this project. Second, it would be more efficient to reuse that existing RCA code and do the rest as a parallel connection of single-bit ALUs.

## **Simulation Results and Discussion**

### i. Test Cases

This project uses multiple test cases to gauge the performance of the CPU. Each test case has its own purpose. The first test case attempts to demonstrate the pipelining mechanism that occurs within the CPU. To do this, only four subsequent instructions will be fed to the CPU. The second and third test cases run a different and longer set of assembly instructions, but with varying intervals between each instruction to show the use of "no-operations", or NOPs. In addition, the fourth and fifth test cases are sets of assembly instructions that generate the fibonacci sequence and calculate the nth power of two, respectively, to show the capabilities of our CPU.

### ii. Testing Results

The first test demonstrates the pipelining mechanism within the CPU. The assembly code used for this is as follows:

```
00000000 02339022 SUB $s2, $s1, $s3
00000004 024D5024 AND $t2, $s2, $t5
00000008 020A5025 OR $t2, $s0, $t2
0000000C 01289820 ADD1 $s3, $t1, $t0
```

Code 1: assembly code to demonstrate the pipelining mechanism in the CPU

In this sample, and in all the future sample assembly codes, the first column is the memory location where the instruction is located. The second column is the hex representation of the assembly instruction, and the next column is just the assembly instruction.

This sample code used for this test case only uses four subsequent lines of assembly code. The test is done in this manner so that it becomes easier to see how all stages of the pipeline are capable of processing different sets of data at the same time. This will be elaborated in the next few paragraphs.

The CPU's output signals and results for this test case are shown in the next page. Note that the signals and outputs that are no longer relevant to the pipelining demonstration are removed so that the figure becomes simpler and easier to understand (these are the empty, black spaces surrounding the output signals).



Figure 4: Output for code 1

Notice how the signal outputs in figure 4 are divided into five different sections. These sections represent the five pipelining stages of the MIPS architecture, namely: Instruction Fetch (IF), Instruction Decode (ID), Execution (EX), Memory Access (MEM), and Write-back (WB). In the image, these stages are stages 1 through 5, respectively.

To aid in the discussion of the pipelining mechanism, each instruction is outlined with a different color, so their location in the pipeline can be tracked. In figure 4, the data associated with the first instruction, SUB \$s2,\$s1,\$s3, are bound by the red outline. The data associated with the second instruction, AND \$t2,\$s2,\$t5, are bound by the yellow outline. The data associated with the third instruction, OR \$t2,\$s0,\$t2, are bound by the orange outline. And lastly, the data associated with the fourth instruction, ADD1 \$s3,\$t1,\$t0, are bound by the pink outline. In addition, white boundaries have been added to separate each clock cycle. This is done to show the alignment of all the five pipelining stages in every single clock cycle.

Now we can talk about the pipelining mechanism. At the first clock cycle, the first instruction, SUB \$s2,\$s1,\$s3, enters the first stage. This is where the CPU fetches the instruction from memory. At this time, this is the only instruction being managed by the CPU.



Figure 5: Pipelining in the second clock cycle

In the second clock cycle, this instruction advances to the ID stage, where the CPU decodes this instruction and determines the control logic. At the same time, the second instruction, AND \$t2,\$s2,\$t5, enters stage 1. Notice how this is shown in figure 5. The data for the first instruction (outlined in red) is in stage 2, and the data for the second instruction (outlined in yellow) is in stage 1. However, they are both within the

same set of white boundaries, meaning these two instructions are being processed in the same clock cycle. In other words, the CPU is working on these two instructions at the same time, only they are in different stages of the pipeline.

As the CPU advances to the third clock cycle, both the first and second instructions advance one stage. The first instruction goes from stage 2 to stage 3, and the second instruction goes from stage 1 to stage 2. At the same time, the third instruction, **OR** \$t2,\$s0,\$t2, enters the first stage. Just like in the previous clock cycle, the data associated with each of the three instructions are aligned under the same clock cycle while they are in different stages. This means that the CPU is now processing three different instructions at the same time.



Figure 6: Pipelining in the third clock cycle

This same behavior keeps on repeating every clock cycle. All the instructions being processed in the CPU move to the next stage, and a new instruction enters the first stage.

The CPU then advances to the fourth clock cycle, where the maximum number of stages of the pipeline are occupied. Here, the first instruction is being processed in stage 4, the second instruction is being processed in stage 3, the third instruction is being processed in stage 2, and the most recent instruction just entered the pipeline in stage 1. All four instructions are being processed by the CPU at this moment, so we can say that for the set of instructions in code 1, the CPU has reached its maximum possible throughput. Of course, this CPU can handle five instructions at the same time because there are five stages. However, for this example, there are only four instructions, so only a maximum of four stages will be occupied at the same time.

As the CPU advances to the fifth clock cycle, the instructions once again advance by one stage. However, no more instruction enters the first stage because the last instruction of code 1 was fetched in the previous clock cycle. The CPU has run out of instructions to fetch. It is important to note that the first instruction's associated data has already reached the last stage of the pipeline in this clock cycle.

Once the CPU goes from the fifth clock cycle to the sixth, the data associated with the first instruction no longer has another stage to go to, since it has just finished the last stage, or the write-back stage. The result of the SUB instruction has just been written into the destination register \$s2, so this instruction is officially done. Meanwhile, since no more instructions are being fetched by the CPU, and another one just finished, the number of instructions that the CPU is processing at the same time is now decreasing. This trend will continue from here on out.

Fast forward to the last clock cycle, the eighth one. The number of instructions being managed at the same time in the pipeline have been constantly decreasing from the fifth stage all the way to the eighth stage because instructions keep getting finished, but no new ones are being added (see previous paragraph). In this clock cycle, we are left with one last instruction. The three previous instructions have already been finished, and now the last instruction is already at the last stage. Once this clock cycle switches to the next, the last instruction will be finished as well, marking the end of the code. The CPU has finished running the code and is now at rest.

However, this pipelining demonstration is not the only observation that can be taken away from this test case. Return to code 1 and notice that the destination register, \$s2, of the first instruction is actually one of the operands for the second instruction. This creates a problem with the data being processed in the pipeline. Take a look at figure 7.



Figure 7: Data dependencies gone wrong

Notice the two 18's encircled. 18 is the register number that corresponds to \$\$2, and it is present in the first and second instructions. This is where the problem comes in. Recall that in code 1, the second instruction depends on the final result of the first instruction. The CPU accesses register 18 in the third clock cycle to get the value stored in it and uses this as an operand for the second instruction. But, nothing has been written into this register yet! Why? Because the first

instruction's write-back stage doesn't happen until the fifth clock cycle. Nothing gets written into register 18 until the fifth clock cycle, so the final result that the second instruction is depending on is actually not there yet in the third clock cycle, where the CPU tries to fetch it. This causes the second instruction to execute with the wrong operand values, and thus lead to the wrong result. This is called a data hazard, and an effective solution to it is to introduce the concept of "no-operation" or "NOP" in short. This concept will be elaborated further in the next few paragraphs.

To go deeper into this concept, let's explore code 2.

```
00000000 02339022 SUB
                       $s2, $s1, $s3
                       $t2, $s2, $t5
00000004 024D5024 AND
00000008 020A5025 OR
                       $t2, $s0, $t2
0000000C 01289820 ADD1 $s3, $t1, $t0
00000010 8E4B0064 LW
                       $t3, 100($s2)
00000014 217400C8 ADDI $s4, $t3, 200
                       $t1, 100($t2)
00000018 AD490064 SW
0000001C 02284827 NOR
                       $t1, $s1, $t0
00000020 0252482A SLT
                       $t1, $s2, $s2
00000024 08000940 J
                        $2500
```

Code 2: test assembly code (without NOPs)

Before discussing the outputs of this set of code, the initial contents of the registers must be discussed first. In this project, the registers in the register file are initialized in a specific manner that gives them unique values inside. The initialized value follows the function x = 16 (n+1), where n is the register number and x is the value that will be stored in that register when it gets initialized. For example, \$at\$ is register #1. This means that the value stored in it when the CPU initializes will be 16(1+1) or 32. However, this is in decimal. In hex, it would be 20. The hex value of the register's contents is what will be shown in the output. Here is a table of registers, their corresponding register number, and the value that will be stored in them at initialization:

| Register | Register number | Value stored in initialization |
|----------|-----------------|--------------------------------|
| \$s0     | 16              | 0x00000110                     |
| \$s1     | 17              | 0x00000120                     |
| \$s2     | 18              | 0x00000130                     |
| \$s3     | 19              | 0x00000140                     |
| \$s4     | 20              | 0x00000150                     |
| \$t0     | 8               | 0x0000090                      |
| \$t1     | 9               | 0x000000a0                     |
| \$t2     | 10              | 0x000000b0                     |
| \$t3     | 11              | 0x000000c0                     |

*Table 1: Initial values for registers used in code 2* 

When the sample code is code 2 was fed to the CPU, the resulting behaviors and outputs were as follows:



Figure 8: Output of code 2

It will not be a good idea to try and understand what the code is actually doing by looking at the output in figure 8. Rather, we will make a commented version of code 2, where the comments state what each line is actually doing with respect to the resources and data being used by the CPU.

```
02339022
              SUB
                   $s2, $s1, $s3 # $s2 <= $s1 - $s3; $s1=0x120, $s3=0x140
2
   024D5024
              AND
                   $t2, $s2, $t5 # $t2 <= $s2 & $t5; $s2=0x130, $t5=0x0e0
                   $t2, $s0, $t2 # $t2 <= $s0 | $t2; $s0=0x110, $t2=0x0b0
3
   020A5025
              OR
   01289820
              ADD1 $s3, $t1, $t0 # $s3 <= $t1 + $t0; $t1=0x0a0, $t0=0x090
4
                                                        t3=0x0c0, t3=0x0c0, t3=0x0c0, t3=0x0c0, t3=0x0c0
   8E4B0064
             LW
                   $t3, 100($s2) # $t3 <= 100($s2);
   217400C8
              ADDI $s4, $t3, 200 # $s4 <= $t3 + 200; $t3=0x0c0
6
   AD490064
              SW
                   $t1, 100($t2) # $t1 => 100($t2);
                                                        $t1=0x0a0, $t2=0x1b0
                   $t1, $s1, $t0 # $t1 <= $s1 ↓ $t0; $s1=0x120, $t0=0x090
8
   02284827
             NOR
9
   0252482A
              SLT
                   $t1, $s2, $s2 # $t1 <= 1 if $s2 < $s2, else $t1 <= 0
10 08000940
                   $2500
              J
```

Code 3: commented test assembly code (without NOPs)

Note the first two lines of the code. Notice how the result in line 1 is used as an operand in line 2. Line 1 performs the operation 0x120 - 0x140, so the result stored in \$s2 must be 0xffffffe0. However, that is not what happens when the code is run. In line 2, \$s2 still contains 0x130. It hasn't been changed to 0xffffffe0, which is the result of the previous operation. This is because of the pipelining design. The first instruction's result doesn't get written into the destination register until stage 5, which is still three clock cycles away. The instruction in line 2 starts before this write-back happens, so it ends up fetching the wrong value. This can be verified by referring to figure 8 and seeing that the write-back stage (stage 5) for the first instruction happens in the fourth clock cycle,

but the values used for the second instruction are fetched in the second clock cycle. Notice that the value fetched from register 18 in the second instruction is 0x00000130 instead of 0xffffffe0.

Then in line 5, \$s2 is used as an operand again. However, this time, it contains **0xffffffe0**, or -32. This is because it happens in the fifth clock cycle already, and the result for the first instruction got stored into its destination in the fourth clock cycle.

This phenomenon is called a "data hazard", and it happens when an operation is done incorrectly because of data dependencies that were not properly resolved. It happens when the values used for one instruction depend on the result of the previous instruction.

This hazard is present not only between the first and second instructions. It also happens between the second and third instructions, as well as the fifth and sixth instruction. The one between the fifth and sixth instruction is actually not a data hazard, but a "load-use" hazard. This happens when a register is used right after a load word instruction. In the complete MIPS architecture, the data hazard and the load-use hazard would have different effects, with the load-use hazard requiring one more NOP than the data hazard. However, since this CPU only uses a stripped-down MIPS datapath with no forwarding or hazard detection hardware like the complete one has, the effects of both the data hazards and the load-use hazard are just the same.

Now that we know where the hazards are and how to fix them, let's take a look at code 4.

```
0
              SUB $s2, $s1, $s3 # $s2 <= $s1 - $s3; $s1=0x120, $s3=0x140
    02339022
1
    00000000
              NOP
              NOP
                                      # stall
2
    00000000
    0000000
              NOP
3
4
    024D5024
              AND $t2, $s2, $t5 # $t2 <= $s2 & $t5; $s2 = -32, $t5=0x0e0
    00000000
              NOP
                                      # stall
6
    00000000
              NOP
              NOP
7
    00000000
                    $t2, $s0, $t2 # $t2 <= $s0 | $t2; $s0=0x110, $t2=0x0e0
8
    020A5025
              OR
              ADD1 $s3, $t1, $t0 # $s3 <= $t1 + $t0; $t1=0x0a0, $t0=0x090
9
    01289820
                   $t3, 100($s2) # $t3 <= 100($s2); $t3=0x0c0, $s2= -32
10
    8E4B0064
              LW
    00000000
11
              NOP
12
    00000000
              NOP
                                      # stall
    00000000
              NOP
13
                                      # $s4 <= $t3 + 200; $t3=0x000
                    $s4, $t3, 200
14
    217400C8
              ADDI
              SW $t1, 100($t2) # $t1 => 100($t2); $t1=0x0a0, $t2=0x1f0
15
    AD490064
              NOR $t1, $s1, $t0 # $t1 <= $s1 \downarrow $t0; $s1=0x120, $t0=0x090
16 02284827
    0252482A
              SLT $t1, $s2, $s2 # $t1 <= 1 if $s2 < $s2, else $t1 <= 0
17
18
    08000940
              J
                      $2500
                                      # jumps to instruction address 2500
```

Code 4: commented test assembly code (with NOPs)

Code 4 contains the same instructions as code 3 does, but this time, notice that they have empty lines between some of them. These empty lines are called "no operations", or in short, "NOPs". They are placed before an instruction that has a dependency on the previous instruction in

an effort to stall it and wait for the result of the previous instruction to be stored first, so that the next instruction can fetch it.

As shown in code 4, the operand \$s2 in the second instruction is already the result of the operation in the first instruction. This is because the three NOPs inserted between them have stalled enough clock cycles for the result of the subtraction to get stored into its destination register, before the second instruction fetches it. The same effect applies to the second and third instructions, as well as the fifth and sixth instructions. This can be verified in the output shown in figure 9. Here, the NOPs are those long intervals that are just zeroes. Now, the code runs as it was meant to.



Figure 9: Output for code 4

One key takeaway from this test case is that this code's execution time is a lot longer than the code without NOPs. This is because inserting NOPs mean inserting intervals where the CPU does nothing at all. As an effect, the code takes longer to finish. However, it delivers the correct results, unlike the first one. There is a tradeoff here between throughput and correctness of results.

Of course, any interval where the CPU doesn't do anything is a waste of time. The CPU should, as much as possible, maximize its throughput. This is where hazard detection and forwarding come in. However, this concept is no longer part of the scope of this project, as it will require more hardware and signals that go beyond the datapath being used. They are, however, part of the original, full MIPS datapath.

The fourth test case is a code that calculates the Fibonacci Sequence. This sequence is one where each element is the sum of the two elements before it, with the exception of the first two elements, 0 and 1. Unfortunately, since the CPU has no hardware for branch instructions, conditional code is impossible. This limits it to an infinite loop that will keep on calculating the nth element of the sequence. The code for this is in the appendix. The testing results for this are shown in the next page. Note that they are all in hexadecimal format.

```
0, 1, 1, 2, 3, 5, 8, d, 15, 22, 37, 59, 90, e9, 179, 262, 3db, 63d, a18, 1055, 1a6d, 2ac2, 452f, 6ff1, b520, 12511, 1da31, 2ff42, 4d973, 7d8b5, cb228, 148add, 213d05, 35c7e2, 5704e7, 8cccc9, e3d1b0, 1709e79, 2547029, 3c50ea2, 6197ecb, 9de8d6d, ff80c38, 19d699a5, 29cea5dd, 43a53f82, 6d73e55f, b11924e1, 11e8d0a40, 1cfa62f21
```

Figure 10: Output of the Fibonacci Sequence generator

The fifth and last test case is a code that calculates the nth power of 2. The code for this is also in the appendix.

#### iii. Improvements and Additional Features

Due to the lack of available priority time we decided not to implement additional features. We thought of many improvements that could add to the system. Initially, we intended to implement conditional branching to allow for complex behavior and make an assembly code to do multiplication and division on the very simple hardware that only supported elementary operations.

#### iv. Minor notes

- $\succ$  The \$zero register should have been made an exception and set to 0x00000000 due to its main purpose.
- ➤ All registers, independent of their type, are treated equally in our architecture, without validating anything.
- ➤ Most of the clock delays were removed or reduced for debugging purposes, but the original clock of 400ps was kept, as this was the longest stage delay, from the data memory block.
- ➤ Most signals and variables in the CPU were left uninitialized due to their lack of importance. The ones that needed to be initialized were set to their required values.

## v. Optimizations

There are uncountable optimizations that could be made to make the assembly code perform better and more efficiently, as well as trying to reduce wasted clock cycles where the processor does not compute anything. Part of the optimizations could be done in hardware, part could be performed in a smarter assembler that applies a few concepts that can optimize, especially loops and repeated statements.

An important hardware optimization is the forwarding of calculated data directly to the following instructions that require it, without needing to stall the CPU. This reduces a wasted stalled clock cycle for instructions that can have forwarded register results.

Another relevant optimization could be to reorder the instructions in real time to optimize wasted stalled time, by putting instructions that don't depend on resources right before it. This would require some special hardware to account for jumps and, in case we had implemented, conditional branches.

Branch prediction would be an interesting optimization to implement in the hardware, as well as detection and optimization of loops, due to it being the most weight in most programs.

In terms of gate count and area reduction, almost no optimization was applied. Though, we can recognize a few minor and other major improvements. For the controller, Karnaugh maps could have been used to reduce the amount of required logic gates, however, a simple and readable version was implemented. For the PC+4 adder, most gates would vanish in an optimization that would consider a constant number 4, with many zeroes annihilating AND and OR gates or turning into constant values a few lines after gates. The most area of the die would be consumed by the instruction register and data memory. No effort was put into trying to optimize each 4 byte memory block, as it was done behaviorally and the VHDL synthesizer would take care of it, probably not as efficiently as a human could do, especially if not involving many specific features that were not needed.

#### vi. Issues Faced

There were several issues faced during the development of the stripped-down RISC hardware, including server access instabilities, excess verbose VHDL, code translating, and putting everything together.

The Endeavour server caused several issues to both of us due to major delays in some sessions. There was also a problem with keyboard encoding that was never fixed and reduced life quality by an extreme amount due to the incapability of using arrow and delete keys. One of us was also locked out of the system for several hours due to the password being reseted constantly while trying to login in the machine, after getting past the server login.

The unprecedented verbosity of VHDL and its rustic and primitive syntax was a minor issue, but still reduced our productivity. Its lack of smartness in assumptions also amounted to several hours of debugging, especially when trying to do type conversion or report making to validate the results. We tried SystemVerilog extra-officially and it was a much better experience, as it also includes object oriented capabilities.

The translation of code by hand was a major challenge due to zero error tolerance. Uncountable hours were wasted translating code and retranslating something because a single bit or two were wrong. We decided to create an assembler that took around 30 minutes to make and validate, which remarkably improved our code translation.

Putting everything together was a complicated process due to the amount of internal signals that needed to be perfectly connected between components. Even with a lot of organization and keeping visual track of what was already implemented and the name of all the internal signals, there were still a few flaws that took debugging to fix.

## The assembler

The assembler used for this project was constructed in Java, through the same process of converting an instruction to hexadecimal by hand. For each line of the program, it separates the instruction into fragments delimited by whitespace. The first fragment is the instruction itself. The other fragments are determined based on the type of the instruction. If it is an R-type instruction it is supposed to expect three registers. If it is an I-type instruction, it expects two registers and a 16-bit immediate value. For a J-type instruction, it expects only a single 26-bit jump target. After this, the registers names are processed into their binary forms, as well as the binary opcodes of the instruction and the immediate value or target. Everything is concatenated and the final result is converted to hexadecimal, which is then fed directly to the instruction register.

As a way of preventing hazards, the assembler can introduce NOPs when resources that are used in the next few instructions depend on current instructions. All the resources that the current instruction will modify are put in a fixed-size FIFO queue. For all the instructions, it is checked whether its resources are in the queue or not. If they are, the assembler introduces NOP instructions and inserts a null item into the queue, until the queue does not contain the resource that is going to be used. The assembler code can be checked in appendix II.

## **Conclusion**

After finishing this project, it is safe to say that this is one of the most, if not the most, complex and challenging projects we have ever done. With this comes a great deal of experience and a long list of learnings and conclusions.

First of all, this project was a complete success not only because it was able to function as it was expected to (based on the sample code), but also because this CPU is already capable of doing tasks that have significant applications in the real world, like the Fibonacci generator and the nth power of 2 generator, even when it was just a third of the original model it was based on.

Another thing to point out is that even though VHDL is still popular, it is immensely outdated due to the verbosity and lack of modern programming language features. Because of this, other organizations have developed better hardware description languages that are less verbose than VHDL, but still flexible and even have more features, such as object oriented structuring.

Multiple conclusions were drawn from the process of creating the CPU as well. First, starting with something simple that works and fills the requirements and then evolving and refining it was an interesting and effective practice that we applied in the development. Next, keeping a diagram of the entire datapath with the block diagrams and the connections between them was crucial for organizing and putting together the architecture without getting lost. For bigger and more complex architectures, organization plays an even bigger role in not getting lost. In addition, translating assembly code to hexadecimal is too time consuming and it is a valid point to make an

assembler that is capable of doing it automatically. Lastly, testing the individual components and applying the concept of modularity to make sure that they work before putting them together to create bigger parts is an important idea that reduces the amount of problems by a lot.

Though most of the learnings were from the experience of making the CPU itself, several relevant ones also came from general realizations while in the process of completing the project. For instance, though this hardware was only a third of the original model, and most of its code were straightforward, its physical hardware would have been ridiculously complex for college students to assemble from just transistors, gates, and wires. This only leads to the realization that modern CPUs, like Intel's i9 series or AMD's Ryzen 9 series, are absolute pinnacles and masterpieces of electrical and computer engineering. However, the vast majority of people don't realize this because they don't see what's happening within their computers, nor do they understand the complexity behind the seemingly simple tasks that their devices do. This is the exact reason why civil and mechanical engineers get far more credit than computer engineers do. The people can see how a well-done building can withstand a magnitude 7 earthquake. They can also see how a car can reach speeds of up to 240 mph. But they can never see how their lives were made a lot, lot easier with the help of gracefully forged 80 billion transistors.

## **List of References**

#### Forums utilized:

arstechnica.com, thecodingforums.com, stackoverflow.com, electronics.stackexchange.com.

These websites were used for fixing bugs and glitches in VHDL, and learning better practices in implementation and validation.

#### **MIPS** information websites:

chortle.ccsu.edu/assemblytutorial/index.html,

d.umn.edu/~gshute/mips/instruction-types.xhtml

ntu.edu.sg/home/smitha/fyp\_gerald/index.html,

cs.umd.edu/~meesh/cmsc411/website/projects/outer/memory/align.htm

cs.kzoo.edu/cs230/Resources/MIPS/MachineXL/InstructionFormats.html

These websites were used for reviewing MIPS concepts and the assembly language that is used to program the MIPS, as well as the encoding and decoding process of each instruction format and their life cycles.

#### VHDL tutorial websites:

surf-vhdl.com, vhdlwhiz.com, cs.sfu.ca/~ggbaker/reference/std logic/

fpga4student.com/p/vhdl-project.htmlw, nandland.com/generate/

web.cs.ucla.edu/Logic Design/vhdlintro.html

These websites were mostly used to learn VHDL and better practices, while implementing a few features. They were also used to understand the VHDL standard logic library and its capabilities, as well as type conversion.

#### **Tools:**

https://www.calculator.net/hex-calculator.html

This tool was constantly used when converting assembly code to hexadecimal by hand and to validate the initial assembler conversions.

## **Appendix**

#### I. Source Codes

```
2 -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
4 -- Module Name: 2 inputs 5 bit MUX
6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
8 -- port definition. Accepts 2 inputs and outputs one of them based on the selector
9 entity MUX2_5 is
     Port ( i0 : in STD_LOGIC_VECTOR(4 downto 0);
10
11
            i1 : in STD_LOGIC_VECTOR(4 downto 0);
             s : in STD_LOGIC;
12
13
             z : out STD_LOGIC_VECTOR(4 downto 0));
14 end MUX2_5;
15 -- behavioral model of the mux
16 architecture Behavioral of MUX2_5 is
17 begin
18
      process (i0, i1, s) is
19
       begin
       if s = '0' then z <= i0 after 15ps; -- first choice (s=0)
20
          elsif s = '1' then z <= i1 after 15ps; -- second choice (s=1)
21
22
          end if:
     end process;
23
24 end Behavioral;
```

Code 5: Behavioral model for a 5-bit 2x1 MUX

```
2 -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
4 -- Module Name: 2 inputs 32 bit MUX
5 -----
                                        ______
6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
8 -- port definition. Accepts 2 inputs and outputs one of them based on the selector
9 entity MUX2_32 is
10
      Port ( i0 : in STD_LOGIC_VECTOR(31 downto 0);
11
            i1 : in STD_LOGIC_VECTOR(31 downto 0);
12
            s : in STD_LOGIC;
13
            z : out STD_LOGIC_VECTOR(31 downto 0));
14 end MUX2_32;
15 -- behavioral model of the mux
16 architecture Behavioral of MUX2_32 is
17 begin
18
      process (i0, i1, s) is
19
      begin
20
         if s = '0' then z <= i0 after 15ps; -- first choice (s=0)
21
          elsif s = '1' then z <= i1 after 15ps; -- second choice (s=1)
22
         end if;
23
     end process;
24 end Behavioral;
```

Code 6: Behavioral model for a 32-bit 2x1 MUX

```
2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: Behavioral model of 32 bit MUX with 4 inputs
6 library IEEE;
 7 use IEEE.STD_LOGIC_1164.ALL;
8 -- port description. Receives 4 inputs and chooses one to output to z based on selectors s0 and s1
9 entity MUX4_32 is
10
     port(in0, in1, in2, in3 : in std_logic_vector(31 downto 0); s0, s1 : in std_logic; z : out std_logic_vector(31 downto 0));
11 end MUX4_32;
12 -- behavioral model of the MUX
13 architecture Behavioral of MUX4_32 is
      process(in0, in1, in2, in3, s0, s1)
15
         variable temp : std_logic_vector(1 downto 0);
                                                              -- auxiliary variable
17
      begin
           temp := s1 & s0;
18
                                                               -- assigns temp variable
           if temp = "00" then z <= in0:
19
                                                               -- and chooses the input based on temp to put into z
           elsif temp = "01" then z <= in1;
20
           elsif temp = "10" then z \le in2;
21
22
           else z <= in3 after 100 ps;
23
           end if;
24
       end process;
25 end Behavioral;
```

Code 7: Behavioral model for a 32-bit 4x1 MUX

```
1 -----
2 -- University: Illinois Institute of Technology
3 -- Engineer: Gabriel Felipe Roskowski
4 -- Module Name: FA1 - Behavioral
 5 -----
6 library IEEE;
7
   use IEEE.STD_LOGIC_1164.ALL;
8 --defining full adder ports
9 entity FA1 is
10 port(a,b,c: in std_logic;q, carry: out std_logic);
11 end FA1;
12 --modelling full adder behavioraly
13 architecture Behavioral of FA1 is
14 begin
15
      fa: process (a,b,c) is
16
          variable qv, cv : std_logic := '0';
                                              -- temporary variables
17
18
             qv := a xor b xor c;
                                                -- output
19
             cv := (a and b) or (c and (a xor b)); -- carry output
20
             q \ll qv;
21
             carry <= cv;
          end process fa;
22
23 end Behavioral;
```

Code 8: Behavioral model for a 1-bit full-adder

```
2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: Behavioral adder (simplified)
5 -----
6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
 8 use IEEE.STD_LOGIC_UNSIGNED.ALL;
9 -- port mapping. Accepts two inputs and adds
10 entity Adder is
11
    port(a, b: in std_logic_vector(31 downto 0);
12
         cin: in std_logic;
13
          q: out std_logic_vector(31 downto 0);
14
          cout: out std_logic);
15 end Adder:
16 -- behavioral model of adder
17 architecture Behavioral of Adder is
      q \le a + b after 50ps;
                                               -- uses IEEE std logic unsigned library to add the std_logic vectors.
19
       cout <= '0' after 50ps;
20
                                               -- ignores cout (outputs 0 so that it isn't floating)
21 end Behavioral;
22 -- this adder could have been simplified further by removing the carry output and the need for carry input and a second input
23 -- chosen not to simplify due to other portions of the processor that might use it
```

Code 9: Modified adder for PC+4

```
1 ------
2 -- University: Illinois Institute of Technology
3 -- Engineer: Gabriel Felipe Roskowski
4 -- Module Name: RCA4 - Structural
5 -----
6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
8 -- defining the entity
9 entity RCA4 is
10
      port(
          a_v: in std_logic_vector(3 downto 0);
11
          b_v: in std_logic_vector(3 downto 0);
12
13
         cin: in std_logic;
          q_v: out std_logic_vector(3 downto 0);
14
15
          cout: out std_logic);
16 end RCA4;
17 -- defining the structural model
18 architecture Structural of RCA4 is
19
      -- declaring components that are going to be used
20
      component FA1 is
21
         port(a, b, c: in std_logic; q, carry: out std_logic);
22
      end component:
      -- declaring a few signals that are going to be used
23
      signal c0, c1, c2: std_logic;
25 begin
26
      -- mapping signals to intputs and outputs
      fa_0: FA1 port map(a_v(0), b_v(0), cin, q_v(0), c0);
27
28
      fa_1: FA1 port map(a_v(1), b_v(1), c0, q_v(1), c1);
      fa_2: FA1 port map(a_v(2), b_v(2), c1, q_v(2), c2);
29
30
       fa_3: FA1 port map(a_v(3), b_v(3), c2, q_v(3), cout);
31 end Structural;
```

Code 10: Structural model for a 4-bit RCA made of 1-bit FAs

```
2 -- University: Illinois Institute of Technology
   3 -- Engineer: Gabriel Felipe Roskowski
   4 -- Module Name: RCA32 - Structural
   5 -----
   6 library IEEE;
   7 use IEEE.STD_LOGIC_1164.ALL;
   8 -- defining entity with all port mapping
   9 entity RCA32 is
  10
       port(
  11
          a_v: in std_logic_vector(31 downto 0);
  12
             b_v: in std_logic_vector(31 downto 0);
             cin: in std_logic;
  13
                                                               Code 11: Structure model for the 32-bit RCA
            q_v: out std_logic_vector(31 downto 0);
  14
  15
            cout: out std_logic);
  16 end RCA32;
  17 -- defining architecture model of RCA32
  18 architecture Structural of RCA32 is
  19 -- declaring components that are going to be used and mapping them
  20 component RCA4 is
  21
        port(
  22
             a_v: in std_logic_vector(3 downto 0);
  23
             b_v: in std_logic_vector(3 downto 0);
  24
             cin: in std_logic;
  25
             q_v: out std_logic_vector(3 downto 0);
             cout: out std_logic);
  26
  27 end component;
       -- signals that are going to be used
  29
         signal c0, c1, c2, c3, c4, c5, c6: std_logic;
  30 begin
  31
         -- mapping all inputs to outputs or signals
  32
         rca_0: RCA4 port map(a_v(3 downto 0), b_v(3 downto 0), cin, q_v(3 downto 0), c0);
  33
        rca_1: RCA4 port map(a_v(7 downto 4), b_v(7 downto 4), c0, q_v(7 downto 4), c1);
        rca_2: RCA4 port map(a_v(11 downto 8), b_v(11 downto 8), c1, q_v(11 downto 8), c2);
  34
         rca_3: RCA4 port map(a_v(15 downto 12), b_v(15 downto 12), c2, q_v(15 downto 12), c3);
  35
         rca_4: RCA4 port map(a_v(19 downto 16), b_v(19 downto 16), c3, q_v(19 downto 16), c4);
  36
         rca_5: RCA4 port map(a_v(23 downto 20), b_v(23 downto 20), c4, q_v(23 downto 20), c5);
  37
  38
         rca_6: RCA4 port map(a_v(27 downto 24), b_v(27 downto 24), c5, q_v(27 downto 24), c6);
  39
         rca_7: RCA4 port map(a_v(31 downto 28), b_v(31 downto 28), c6, q_v(31 downto 28), cout);
  40 end Structural;
 2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: Single-bit ALU behavioral model
 6 library IEEE;
 7 use IEEE.STD_LOGIC_1164.ALL:
 8 -- port description.
9 entity ALU1 is
10
     port(a, b: in std_logic;
11
            an, bn: in std_logic;
12
            andOut, orOut, aOut, bOut : out std_logic);
13 end ALU1;
14 -- behavioral description of the ALU bit
                                                              Code 12: Behavioral model for the 1-bit ALU
15 architecture Behavioral of ALU1 is
16 begin
17
       process (a, b, an, bn)
18
       variable ar, br : std_logic;
                                                              -- temporary variables after inversion or not
19
       beain
20
          ar := a;
21
           br := b;
          if an = '1' then ar := not a: end if:
22
                                                             -- invert a if an
          if bn = '1' then br := not b; end if;
23
                                                             -- invert b if bn
24
          andOut <= ar and br;
                                                              -- and output
25
           orOut <= ar or br;
                                                              -- or output
26
                                                              -- inverted or not a
          a0ut <= ar;
27
         bOut <= br;
                                                              -- inverted or not b
28
       end process;
29 end Behavioral;
```

```
2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: Structural model of the ALU using single bit ALUs and the RCA32 from P2
 5 ------
 6 library IEEE;
 7 use IEEE.STD_LOGIC_1164.ALL;
 8 -- port description.
9 entity ALU32 is
10
       port(a, b: in std_logic_vector(31 downto 0);
11
           op: in std_logic_vector(1 downto θ);
           an, bn: in std_logic;
12
13
           q: out std_logic_vector(31 downto 0);
14
           ov, zero: out std_logic);
15 end ALU32:
16 architecture Structural of ALU32 is
17
       -- declaration of components that are going to be used (normal single bit ALU and MSB ALU)
       component ALU1 is
18
19
           port(a, b: in std_logic;
           an, bn: in std_logic;
20
21
           andOut, orOut, aOut, bOut : out std_logic);
22
       end component;
23
       component RCA32 is
24
           port(a_v: in std_logic_vector(31 downto 0);
25
           b_v: in std_logic_vector(31 downto 0);
26
           cin: in std_logic:
27
           q_v: out std_logic_vector(31 downto 0);
28
           cout: out std_logic);
29
       end component;
30
       component MUX4_32 is
31
           port(in0, in1, in2, in3 : in std_logic_vector(31 downto 0);
32
              s0, s1 : in std_logic;
33
              z : out std_logic_vector(31 downto 0));
34
       end component;
35
       -- declaration of a few temporary signals, such as carry and set
       signal andOut, orOut, aOut, bOut, z, less: std_logic_vector(31 downto 0) := x"000000000";
36
37
       -- used to check if all elements of the 32 bit vector are zero
38
       function all_zero(v: std_logic_vector) return std_logic is begin
39
          if v = x"000000000" then return '1';
40
          else return '0';
41
          end if:
42
       end function:
43
       -- port mapping between compontents
44 begin
45
       -- generates all 31 mini ALUs required
46
       alus: for i in 0 to 31 generate
47
          alu_i: ALU1 port map(a(i), b(i), an, bn, andOut(i), orOut(i), aOut(i), bOut(i));
48
       end generate alus;
       -- maps the modified a and b outputs from the ALU to the RCA
49
       rca : RCA32 port map(aOut, bOut, bn, z, open);
50
51
       52
       -- chooses out of the 4 possible operations
       mux : MUX4_32 port map(andOut, orOut, z, less, op(0), op(1), q);
54 end Structural;
```

Code 13: Structural model for the 32-bit ALU

```
1 -----
2 -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
4 -- Module Name: Sign-Extender
5 -----
6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
8 use IEEE.NUMERIC_STD.ALL;
9 -- port definition. Gets the immediate part of the instruction and sign-extends it
10 entity SignExtender is
11
     port(instr : in std_logic_vector(15 downto 0);
12
      extended : out std_logic_vector(31 downto 0));
13 end SignExtender;
14 --behavioral model of the sign extender
15 architecture Behavioral of SignExtender is
16 begin
17 process(instr)
     begin
18
19
          extended <= std_logic_vector(resize(signed(instr), 32)) after 10ps;
20
            -- converts the input to signed number and rezises
21
                                    -- it to a 32 bit vector
22 end Behavioral;
23 -- could have been done in the main module, but was chosen to be separated
```

Code 14: Behavioral model for the Sign-extender hardware

```
2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: PC Register
 6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
 8 use IEEE.NUMERIC_STD.ALL;
 9 -- port definition. Buffers a 32 bit program counter with the clock
10 entity PC is
11
       port (pcin : in std_logic_vector (31 downto 0);
12
           clk : in std_logic;
13
            pcout : out std_logic_vector (31 downto 0));
14 end PC;
15 -- behavioral model of the PC register
16 architecture Behavioral of PC is -- the storage of the current program counter. Starts at zero
17
      signal pcmem : std_logic_vector(31 downto 0) := X"00000000";
18 begin
19
     process(clk, pcin)
20
           begin
21
                                                        -- consumes the input at the rising edge of the clock
              if rising_edge(clk) then pcmem <= pcin;
22
              end if;
23
               pcout <= pcmem;
                                                         -- always outputs the register
24
          end process;
25 end Behavioral;
```

Code: 15: Behavioral model for the PC register

```
2 -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
 4
  -- Module Name: Behavioral model of the register file
5 -----
 6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
8 use IEEE.NUMERIC_STD.ALL;
  -- port description. Reads registers addressed by readReg1 and readReg2 into readData1 and readData2.
10 -- Writes writeData to register addressed by writeReg. Only writes when the clock is rising and regWrite = 1
11 entity RegFile is
       port (readReg1 : in std_logic_vector (4 downto 0);
12
13
             readReg2 : in std_logic_vector (4 downto 0);
14
             writeReg : in std_logic_vector (4 downto 0);
15
             writeData : in std_logic_vector (31 downto 0);
             regWrite, clk : in std_logic;
16
             readData1 : out std_logic_vector (31 downto 0);
17
18
             readData2 : out std_logic_vector (31 downto 0)
19
20 end RegFile;
21
22 -- behavioral model of the register file
23 architecture Behavioral of RegFile is
24
       -- data structure that contain 32 registers of 32 bits each
25
       type rftype is array(0 to 31) of std_logic_vector(31 downto 0);
26
27
       -- this function serves to precisely initialize the regFile with desired values
28
       function initialize return rftype is
29
       -- variable of custom structure to be set and returned (currently filled with zeroes)
30
          variable reg : rftype := (others=>(others=>'0'));
31
       begin
32
           for i in 0 to 31 loop
33
               -- arbitrary initialization (chosen like this because it is possible to track the register from its value
34
               reg(i) := std_logic_vector(to_unsigned(16 * (i + 1), 32));
35
           end loop;
36
           return reg;
37
       end function initialize;
38
       signal registArr : rftype := initialize;
                                                                                -- uses custom initialization function
39
40 begin
41
       process(regWrite, clk, writeReg, readReg1, readReg2)
42
       begin
43
           if rising_edge(clk) and regWrite = '1' then
                                                             -- if clock is rising and regWrite is 1,
44
              -- writes writeData to the register file addressed by writeReg
45
               registArr(to_integer(unsigned(writeReg))) <= writeData after 5ps;
46
47
           readData1 <= registArr(to_integer(unsigned(readReg1))) after 10ps; -- read register 1
48
           readData2 <= registArr(to_integer(unsigned(readReg2))) after 10ps; -- read register 2
49
       end process;
50
51 end Behavioral;
```

Code 16: Behavioral model for the register file

```
2 -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: Behavioral model of the instruction memory
6 library IEEE:
7 use IEEE.STD_LOGIC_1164.ALL;
8 use IEEE.NUMERIC_STD.ALL;
  -- port mapping (just receives program counter and outputs the instruction)
10 entity InstrMEM is
       port (pc : in std_logic_vector (31 downto 0);
11
12
       instr : out std_logic_vector (31 downto 0));
13 end InstrMEM;
14
15 -- the model of the instruction register
16 architecture Behavioral of InstrMEM is
17
       -- structure that holds 64k instructions, or, 256kB
18
19
     type imtype is array(0 to 65536) of std_logic_vector(31 downto 0);
20
21
       -- this function serves to precisely initialize the instruction with the desired values and everything else NOP
22
       function initialize return imtype is
23
          -- variable of custom structure to be set and returned (currently filled with zeroes)
24
           variable reg : imtype := (others=>(others=>'0'));
25
           -- demo program to generate Fibonacci sequence
26
27
           reg(0) := x"00000022";
           reg(1) := x"00000000"
28
           reg(2) := x"00000000"
29
          reg(3) := x"000000000";
30
31
         reg(4) := x"20080000";
32
         reg(5) := x"20090001"
33
          reg(6) := x"00000000"
34
          reg(7) := x"000000000"
          reg(8) := x"00000000"
35
          reg(9) := x"01205020";
36
37
          reg(10) := x"01094820";
           reg(11) := x"000000000":
38
39
           reg(12) := x"000000000";
40
           reg(13) := x"01404020";
           reg(14) := x"08000006";
41
42
           return reg;
43
      end function initialize;
44 signal registArr : imtype := initialize; -- the container of the instructions that utilizes the custom initializer
45 begin
46
          -- at all times, outputs the instruction at pc/4 (word-aligned)
47
48
           begin instr <= registArr(to_integer(unsigned(pc)/4)) after 100ps;
49
       end process;
50 end Behavioral;
```

Code 17: Behavioral model for the instruction memory

```
2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: Behavioral model of the data memory
 5 ------
 6 library IEEE;
 7 use IEEE.STD_LOGIC_1164.ALL;
 8 use IEEE.NUMERIC_STD.ALL;
 9 --port mapping
                                                                     Code 18: Behavioral model for the data memory
10 entity DataMemory is
11
        port(clk, write, read: in std_logic;
12
           addr, writeData: in std_logic_vector(31 downto 0);
13
            readData: out std_logic_vector(31 downto 0));
14 end DataMemory:
15
16 -- behavioral description of the memory
17 architecture Behavioral of DataMemory is
       -- the memory has 2^16 4-byte words of storage (can be modified to have 4GB)
18
19
        -- initializing everything with zeroes
        type memory is array (0 to 65536) of std_logic_vector(31 downto 0);
29
21
        signal dataMemory : memory := (others=>(others=>'0'));
22 begin
23
        process(clk, addr, writeData, write, read)
24
25
             - if the clock is rising and it is receiving writing signal, write into addr/4 (word-aligned) the value in writeData
26
           if rising_edge(clk) and write = '1' then
27
               dataMemory(to_integer(unsigned(addr))/4) <= writeData after 350ps;</pre>
28
            end if;
29
           if read = '1' then
                                                           -- if it receives signal to read, read address addr/4 into readData
30
               readData <= dataMemory(to_integer(unsigned(addr))/4) after 350ps;
31
           else readData <= X"000000000" after 350ps;
                                                                  -- othewise, readData becomes zero
32
33
        end process:
34 end Behavioral:
2 -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: IFID buffer
 6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
 8 -- port definition. Buffers the instruction and the program counter with a clock. 64 bits total
9 entity IF_ID_Buffer is
10
     Port ( IF_Instruction : in STD_LOGIC_VECTOR (31 downto 0);
11
              IF_PC : in STD_LOGIC_VECTOR (31 downto 0);
12
              clk : in STD_LOGIC;
13
              ID_Instruction : out STD_LOGIC_VECTOR (31 downto 0);
14
              ID_PC : out STD_LOGIC_VECTOR (31 downto 0)
15
16 end IF_ID_Buffer;
17 -- behavioral model of the buffer
18 architecture Behavioral of IF_ID_Buffer is
19 begin
20
      process is
21
          variable inst, PC : std_logic_vector(31 downto 0); -- stores both inputs in variables
22
       begin
23
                                                  -- when the clock raises, the instruction and program are
          wait until rising edge(clk):
24
              inst := IF_Instruction;
                                                  -- passed from the input to the internal variables
25
               PC := IF_PC;
26
           ID_Instruction <= inst;</pre>
                                                  -- and then to the outputs of the circuit.
27
           ID_PC <= PC;
28
       end process;
29 end Behavioral:
30 -- we attempted this different structure and it appears to be an advantage to define everything in terms of variables
31 -- and assign outputs only in the end of the process
```

Code 19: Behavioral model for the IF/ID buffer register

```
2
   -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
4 -- Module Name: IDEX buffer
 5 -----
 6 library IEEE;
 7
   use IEEE.STD_LOGIC_1164.ALL;
    -- this buffer uses the same concept as the IF_ID buffer. Check it for more detailed commenting.
9
    -- port definition. Takes control logic commands (WB, M, EX), the program counter, the data fetched
10 -- from the register file, the sign extended immediate portion of the instruction and fragments of
11 -- the instructions, buffering it with the clock. 147 total bits.
12 entity ID_EX_Buffer is
        Port (ID_WB : in STD_LOGIC_VECTOR(1 downto 0);
13
14
              ID_M : in STD_LOGIC_VECTOR(2 downto 0);
15
              ID_EX : in std_logic_vector (3 downto 0)
16
              ID_PC : in std_logic_vector (31 downto 0);
17
              ID_data1 : in std_logic_vector (31 downto 0);
18
              ID_data2 : in std_logic_vector (31 downto 0);
19
              ID_signExtend : in std_logic_vector (31 downto θ);
20
              ID_instruction1 : in std_logic_vector (4 downto 0);
21
              ID_instruction2 : in std_logic_vector (4 downto θ);
22
              clk : in std_logic;
23
              EX_WB : out STD_LOGIC_VECTOR(1 downto 0);
24
              EX_M : out STD_LOGIC_VECTOR(2 downto 0);
              EX_EX : out std_logic_vector (3 downto 0);
25
26
              EX_PC : out std_logic_vector (31 downto 0);
27
              EX_data1 : out std_logic_vector (31 downto 0);
28
              EX_data2 : out std_logic_vector (31 downto 0);
29
              EX_signExtend : out std_logic_vector (31 downto θ);
              EX_instruction1 : out std_logic_vector (4 downto 0);
30
31
              EX_instruction2 : out std_logic_vector (4 downto 0)
32
33 end ID_EX_Buffer;
34 architecture Behavioral of ID_EX_Buffer is
35 begin
36
        process is
37
        variable PC, data1, data2, signExtend : std_logic_vector(31 downto 0);
38
        variable M : STD_LOGIC_VECTOR(2 downto 0);
39
        variable WB : STD_LOGIC_VECTOR(1 downto 0);
40
        variable EX : std_logic_vector(3 downto 0);
41
        variable inst1, inst2 : std_logic_vector (4 downto 0);
42
        begin
43
            wait until rising_edge(clk);
44
                WB := ID_WB;
45
                M := ID_M:
46
                EX := ID_EX;
                PC := ID_PC;
47
48
                data1 := ID_data1;
49
                data2 := ID_data2;
               signExtend := ID_signExtend;
50
51
                inst1 := ID_instruction1;
               inst2 := ID_instruction2;
52
           EX_WB <= WB;
53
54
           EX_M <= M:
55
           EX_EX <= EX;
56
            EX_PC <= PC:
57
           EX_data1 <= data1;
58
           EX_data2 <= data2;
59
            EX_signExtend <= signExtend;
60
            EX_instruction1 <= inst1;
            EX_instruction2 <= inst2;
61
62
        end process;
63 end Behavioral;
64
65
```

Code 20: Behavioral model for the ID/EX buffer register

```
1 ------
2 -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
4 -- Module Name: EXMEM buffer
5 -----
6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
8 -- this buffer uses the same concept as the IF_ID buffer. Check it for more detailed commenting.
9 -- port definition. Takes control logic commands (WB, M, EX), the program counter, the results
10 -- from the ALU, the second register and the 5 bit chosen piece of instruction. 107 total bits.
11 entity EX_MEM_Buffer is
       Port ( EX_WB : in STD_LOGIC_VECTOR(1 downto 0);
12
13
             EX_M : in STD_LOGIC_VECTOR(2 downto 0);
14
             EX_PC : in STD_LOGIC_VECTOR (31 downto 0);
15
             EX_zero : in STD_LOGIC;
             EX_aluResult : in STD_LOGIC_VECTOR (31 downto 0);
16
17
             EX_data2 : in STD_LOGIC_VECTOR (31 downto 0);
18
             EX_chosenInstruction : in STD_LOGIC_VECTOR (4 downto θ);
19
             clk : in std_logic;
28
             MEM_WB : out STD_LOGIC_VECTOR(1 downto 0);
             MEM_M : out STD_LOGIC_VECTOR(2 downto 0);
21
22
            MEM_PC : out STD_LOGIC_VECTOR (31 downto 0);
             MEM_zero : out STD_LOGIC;
23
24
             MEM_aluResult : out STD_LOGIC_VECTOR (31 downto 0);
25
             MEM_data2 : out STD_LOGIC_VECTOR (31 downto 0);
             MEM_chosenInstruction : out STD_LOGIC_VECTOR (4 downto 0)
26
27
             ):
28 end EX_MEM_Buffer:
29 architecture Behavioral of EX_MEM_Buffer is
30 begin
31
       process is
32
       variable zero : std_logic;
33
      variable M : STD_LOGIC_VECTOR(2 downto 0);
      variable WB : STD_LOGIC_VECTOR(1 downto 0);
34
      variable PC, aluRes, data2 : std_logic_vector(31 downto θ);
35
36
      variable chinst : std_logic_vector (4 downto 0);
37
      begin
38
          wait until rising_edge(clk);
39
              WB := EX_WB;
40
              M := EX_M;
              PC := EX_PC;
41
42
              zero := EX_zero;
43
              aluRes := EX_aluResult;
44
              data2 := EX_data2;
45
              chinst := EX_chosenInstruction;
46
          MEM_WB <= WB;
47
          MEM_M <= M;
          MEM_PC <= PC:
48
49
          MEM_zero <= zero;
50
          MEM_aluResult <= aluRes;
51
          MEM_data2 <= data2;
52
          MEM_chosenInstruction <= chinst;
53
       end process;
54 end Behavioral;
```

Code 21: Behavioral model for the EX/MEM buffer register

```
1 -----
 2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: MEMWB buffer
 6 library IEEE:
 7 use IEEE.STD_LOGIC_1164.ALL;
 8 -- this buffer uses the same concept as the IF_ID buffer. Check it for more detailed commenting.
 9 -- port definition. Takes control logic commands (WB), the data read from the data memory, the
10 -- ALU result and the chosen piece of instruction. 71 total bits
11 entity MEM_WB_Buffer is
       Port ( MEM_WB : in std_logic_vector (1 downto 0);
12
13
              MEM_readData : in STD_LOGIC_vector (31 downto 0);
              MEM_aluResult : in STD_LOGIC_vector (31 downto 0);
14
              MEM_chosenInstruction : in std_logic_vector (4 downto θ);
15
              clk : in STD_LOGIC;
16
              WB_readData : out STD_LOGIC_vector (31 downto 0);
17
              WB_WB : out STD_LOGIC_vector (1 downto 0);
18
              WB_aluResult : out STD_LOGIC_vector (31 downto 0);
19
              WB_chosenInstruction : out std_logic_vector (4 downto 0)
20
21
22 end MEM_WB_Buffer;
23 architecture Behavioral of MEM_WB_Buffer is
24 begin
25
       process is
       variable WB : std_logic_vector (1 downto 0);
26
27
       variable rdata, aluRes : std_logic_vector (31 downto 0);
       variable chinst : std_logic_vector (4 downto 0);
28
29
       begin
           wait until rising_edge(clk);
30
                                                                           Code 22: Behavioral model for
31
               WB := MEM_WB;
               rdata := MEM_readData;
32
                                                                           the MEM/WB buffer register
               aluRes := MEM_aluResult;
33
               chinst := MEM_chosenInstruction;
34
35
            WB_WB <= WB:
            WB_readData <= rdata;
36
37
            WB_aluResult <= aluRes;
38
            WB_chosenInstruction <= chinst;
39
        end process:
40 end Behavioral;
 2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: Behavioral model of the ALU controller
 6 library IEEE;
 7 use IEEE.STD_LOGIC_1164.ALL;
 8 -- port description. Takes instruction piece (funct) and 2 bits from controller (op) and
 9 -- outputs a 4 bit control for the ALU
10 entity ALUControl is
11
        port (instr : in std_logic_vector (5 downto 0);
12
              op : in std_logic_vector (1 downto 0);
                                                                           Code 23: Behavioral model for
13
              aluOp : out std_logic_vector(3 downto 0));
14 end ALUControl:
                                                                           the ALU control unit
15 -- Behavioral model of the ALU controller
16 architecture Behavioral of ALUControl is
17 begin
18
        process (instr, op)
19
        begin
            if op = "10" then
20
                                                                    -- if uses funct
                if instr = "100010" then aluOp <= "0110"; end if; -- SUB if instr = "100100" then aluOp <= "0000"; end if; -- AND
21
22
                if instr = "100000" then aluOp <= "0010"; end if; -- ADD
23
                if instr = "100101" then aluOp <= "0001"; end if; -- OR
24
                if instr = "100111" then aluOp <= "1100"; end if; -- NOR
25
                if instr = "101010" then aluOp <= "0111"; end if; -- SLT
26
            elsif op = "01" then aluOp <= "0010";
elsif op = "00" then aluOp <= "0010";
27
                                                                    -- ADDI
28
                                                                   -- SW and LW
            else aluOp <= "0000"; end if; -- if nothing matches, defaults to AND (arbitrary choice)
29
30
        end process:
31 end Behavioral;
```

```
2 -- University: Illinois Institute of Technology
 3 -- Engineers: Robert Soler and Gabriel Roskowski
 4 -- Module Name: Behavioral model of the controller
 6 library IEEE;
7 use IEEE.STD_LOGIC_1164.ALL;
 8 -- port mapping that receives the instruction and outputs the control bits for writeback,
9 -- memory and execution management
10 entity Control is
       port (instr : in std_logic_vector (31 downto 0);
11
12
             WB : out std_logic_vector (1 downto 0);
13
             M : out std_logic_vector(2 downto 0);
14
            EX : out std_logic_vector (3 downto 0));
15 end Control:
16 -- behavioral model of the controller
17 architecture Behavioral of Control is
18
       signal opcode : std_logic_vector(5 downto 0);
                                                            -- temporary piece of instruction from bit 26 to 31 (op)
19 begin
       opcode <= instr(31 downto 26) after 20ps;
20
                                                            -- grabs op from instruction
21
       process(opcode, instr)
22
       begin
           if instr = x"000000000" then -- nop
23
               WB <= "00";
24
               M <= "000";
25
26
               EX <= "0000";
27
           else
               if (opcode = "000000") then
28
                                              -- add, sub, and, or, nor, slt,
                   WB <= "11";
29
                   M <= "000"
30
31
                   EX <= "1010":
               elsif (opcode = "100011") then -- lw
32
                   WB <= "01";
33
                   M <= "010"
34
               EX <= "0101";
elsif (opcode = "001000") then -- addi
35
36
37
                   WB <= "11";
                   M <= "000";
38
                   EX <= "0101";
39
               elsif (opcode = "101011") then -- sw
40
41
                   WB <= "00";
                   M <= "100"
42
                   EX <= "0101";
43
               elsif (opcode = "000010") then -- j
44
45
                   WB <= "00";
                   M <= "001";
46
                   EX <= "0000";
47
48
                                               -- anything else behaves like a NOP
                   WB <= "00":
49
                   M <= "000";
50
51
                   EX <= "0000";
52
               end if;
53
           end if;
54
       end process;
55 end Behavioral;
```

Code 24: Structural model for the CPU's main control unit

### Code 25: Structural model for the entire 32-bit CPU (continued to the next few pages)

```
2 -- University: Illinois Institute of Technology
3 -- Engineers: Robert Soler and Gabriel Roskowski
4 -- Module Name: Structural model of the processor, putting all the subcomponents together
 5 ---
7 library IEEE;
8 use IEEE.STD_LOGIC_1164.ALL:
9 -- port mapping. Will only input clk. A real processor should have other IOs to interact with external components
10 entity RISC is
       port(clk : in STD_LOGIC);
12 end RISC;
13 -- declaration of several components that are used in the processor
14 architecture Structural of RISC is
       component DataMemory is
15
16
           port(clk, write, read: in std_logic;
17
               addr, writeData: in std_logic_vector(31 downto 0);
18
                readData: out std_logic_vector(31 downto 0));
19
       end component;
      component ALU32 is
20
21
       port(a, b: in std_logic_vector(0 to 31);
22
           op: in std_logic_vector(0 to 1);
23
            an, bn: in std_logic;
24
            q: out std_logic_vector(0 to 31);
25
            ov, zero: out std_logic);
26
       end component;
27
       component Adder is
28
       port(a, b: in std_logic_vector(31 downto 0);
29
          cin: in std logic:
           q: out std_logic_vector(31 downto \theta);
30
31
           cout: out std_logic);
32
       end component;
33
       component ALUControl is
34
       port (instr : in std_logic_vector (5 downto 0);
35
             op : in std_logic_vector (1 downto 0);
36
             aluOp : out std_logic_vector(3 downto 0));
37
       end component:
38
       component Control is
39
       port (instr : in std_logic_vector (31 downto 0);
40
              WB : out std_logic_vector (1 downto 0);
41
              M : out std_logic_vector(2 downto 0);
42
             EX : out std_logic_vector (3 downto 0));
43
       end component:
44
       component EX_MEM_Buffer is
       Port ( EX_WB : in STD_LOGIC_VECTOR(1 downto 0);
45
46
              EX_M : in STD_LOGIC_VECTOR(2 downto 0);
              EX_PC: in STD_LOGIC_VECTOR (31 downto 0);
47
48
              EX_zero : in STD_LOGIC;
49
              EX_aluResult : in STD_LOGIC_VECTOR (31 downto θ);
50
              EX_data2 : in STD_LOGIC_VECTOR (31 downto 0);
51
              EX_chosenInstruction : in STD_LOGIC_VECTOR (4 downto 0);
52
              clk : in std_logic;
53
              MEM_WB : out STD_LOGIC_VECTOR(1 downto 0);
54
              MEM_M : out STD_LOGIC_VECTOR(2 downto 0);
55
              MEM_PC : out STD_LOGIC_VECTOR (31 downto θ);
56
              MEM zero : out STD LOGIC:
              MEM_aluResult : out STD_LOGIC_VECTOR (31 downto 0);
57
58
              MEM_data2 : out STD_LOGIC_VECTOR (31 downto 0):
59
              MEM_chosenInstruction : out STD_LOGIC_VECTOR (4 downto 0)
60
       end component;
       component ID_EX_Buffer is
       Port (ID_WB : in STD_LOGIC_VECTOR(1 downto 0);
63
64
             ID_M : in STD_LOGIC_VECTOR(2 downto 0);
             ID_EX : in std_logic_vector (3 downto 0);
65
             ID_PC : in std_logic_vector (31 downto 0);
66
67
             ID_data1 : in std_logic_vector (31 downto 0);
68
             ID_data2 : in std_logic_vector (31 downto 0);
69
             ID_signExtend : in std_logic_vector (31 downto \theta);
```

```
70
               ID_instruction1 : in std_logic_vector (4 downto 0);
               ID_instruction2 : in std_logic_vector (4 downto 0);
 71
 72
               clk : in std_logic;
               EX_WB : out STD_LOGIC_VECTOR(1 downto 0):
 73
 74
               EX_M : out STD_LOGIC_VECTOR(2 downto 0);
 75
              EX_EX : out std_logic_vector (3 downto 0);
 76
               EX_PC : out std_logic_vector (31 downto 0);
 77
              EX_data1 : out std_logic_vector (31 downto 0);
 78
               EX_data2 : out std_logic_vector (31 downto 0);
 79
              EX_signExtend : out std_logic_vector (31 downto 0);
 80
               EX_instruction1 : out std_logic_vector (4 downto 0);
 81
               EX_instruction2 : out std_logic_vector (4 downto 0)
 82
              );
 83
         end component;
 84
         component IF_ID_Buffer is
 85
         Port ( IF_Instruction : in STD_LOGIC_VECTOR (31 downto 0);
                IF_PC : in STD_LOGIC_VECTOR (31 downto 0);
 86
                clk : in STD_LOGIC;
 87
                \label{eq:identity} ID\_Instruction : out STD\_LOGIC\_VECTOR \mbox{ (31 downto 0);}
 88
                ID_PC : out STD_LOGIC_VECTOR (31 downto 0)
 89
 90
                );
 91
         end component;
 92
         component InstrMEM is
 93
         port (pc : in std_logic_vector (31 downto 0);
 94
               instr : out std_logic_vector (31 downto 0));
 95
         end component:
         component MEM_WB_Buffer is
 96
         Port ( MEM_WB : in std_logic_vector (1 downto 0);
 98
                MEM_readData : in STD_LOGIC_vector (31 downto 0);
                MEM_aluResult : in STD_LOGIC_vector (31 downto 0);
100
                MEM_chosenInstruction : in std_logic_vector (4 downto θ);
101
                clk : in STD_LOGIC;
192
                WB_readData : out STD_LOGIC_vector (31 downto 0);
103
                WB_WB : out STD_LOGIC_vector (1 downto 0);
                WB_aluResult : out STD_LOGIC_vector (31 downto 0);
194
105
                WB_chosenInstruction : out std_logic_vector (4 downto 0)
186
                );
107
         end component;
108
         component PC is
109
         port (pcin : in std_logic_vector (31 downto 0);
110
               clk : in std_logic;
111
               pcout : out std_logic_vector (31 downto 0));
112
         end component:
113
         component RegFile is
114
         port (readReg1 : in std_logic_vector (4 downto 0);
115
               readReg2 : in std_logic_vector (4 downto 0);
116
               writeReg : in std_logic_vector (4 downto 0);
117
               writeData : in std_logic_vector (31 downto 0);
118
               regWrite, clk : in std_logic;
               readData1 : out std_logic_vector (31 downto 0);
119
               readData2 : out std_logic_vector (31 downto 0)
120
121
               );
122
         end component;
123
         component SignExtender is
124
         port(instr : in std_logic_vector(15 downto 0);
             extended : out std_logic_vector(31 downto 0));
125
         end component;
126
127
         component MUX2_32 is
128
         Port ( i0 : in STD_LOGIC_VECTOR(31 downto 0);
129
                i1 : in STD_LOGIC_VECTOR(31 downto 0);
                s : in STD_LOGIC;
130
131
                z : out STD_LOGIC_VECTOR(31 downto 0));
132
         end component:
         component MUX2_5 is
133
         Port ( i0 : in STD_LOGIC_VECTOR(4 downto 0);
134
135
                i1 : in STD_LOGIC_VECTOR(4 downto 0);
136
                s : in STD_LOGIC;
137
                z : out STD_LOGIC_VECTOR(4 downto 0));
138
         end component:
```

```
140
          -- the many signals that are used across the processor to connect components
          signal pc_curr, new_pc0, new_pc1, new_pc2, new_pc3, new_pc4, muxpc, ext : std_logic_vector(31 downto 0);
141
142
          signal instr_0, instr_1 : std_logic_vector(31 downto 0);
143
          signal instr_0A, instr_1A, instr_2, instr_3, resmux : std_logic_vector(4 downto 0);
144
          signal WB_0, WB_1, WB_2, WB_3 : std_logic_vector(1 downto 0);
145
          signal M_0, M_1, M_2 : std_logic_vector(2 downto 0);
146
          signal EX_0, EX_1 : std_logic_vector(3 downto 0);
147
          signal D1_0, D1_1, D2_0, D2_1, D2_2 : std_logic_vector(31 downto 0);
          signal SE_0, SE_1 : std_logic_vector(31 downto 0);
148
149
          signal ALU_C : std_logic_vector(3 downto 0);
150
          signal Z_0, Z_1 : std_logic;
151
          signal ALU_IN, RES_0, RES_1, RES_2 : std_logic_vector(31 downto 0);
152
          signal DR_0, DR_1, WD : std_logic_vector(31 downto 0);
153
          -- execution of the processor
154 begin
         -- first stage
155
156
          ext <= "0000" & instr_1(25 downto 0) & "00";
                                                                            -- shifting left the jump by 2 places
                                                                        -- choosing between jump target and PC + 4
-- the pc register
157
          mux_0: MUX2_32 port map(new_pc0, ext, M_0(0), muxpc);
         pc_register: PC port map(muxpc, clk, pc_curr); -- the pc register
pc_adder: Adder port map(X"00000004", pc_curr, '0', new_pc0, open); -- the adder for the pc register (PC+4)
instruction_memory: InstrMEM port map(pc_curr, instr_0); -- the instruction memory
158
159
160
          first_buffer : IF_ID_Buffer port map(instr_0, new_pc0, clk, instr_1, new_pc2); -- the first buffer (first stage)
161
162
163
          -- second stage
         register_file : RegFile port map(instr_1(25 downto 21), instr_1(20 downto 16), instr_3, WD, WB_3(0), clk, D1_0, D2_0); control_circuit : Control port map(instr_1, WB_0, M_0, EX_0);
164
165
                                                                                                           -- register file
166
                                                                                                           -- decoding of the instruction
         sign_extender : SignExtender port map(instr_1(15 downto 0), SE_0); -- sign-extends immediate value second_buffer : ID_EX_Buffer port map(WB_0, M_0, EX_0, new_pc2, D1_0, D2_0, SE_0, instr_1(20 downto 16), -- second buffer
167
168
169
                      instr_1(15 downto 11), clk, WB_1, M_1, EX_1, new_pc3, D1_1, D2_1, SE_1, instr_0A, instr_1A);
170
171
          -- third stage
172
                                                                                              -- mux that chooses what to give to the ALU
          mux_1 : MUX2_32 port map(SE_1, D2_1, EX_1(1), ALU_IN);
          mux_2 : MUX2_5 port map(instr_1A, instr_0A, EX_1(0), resmux);
                                                                                             -- mux that chooses the instruction portion as address for writeback
173
174
          alu_control : ALUControl port map(SE_1(5 downto 0), EX_1(3 downto 2), ALU_C); -- controller of the ALU (grabs funct and 2 bits from controller)
175
          alu : ALU32 port map(D1_1, ALU_IN, ALU_C(1 downto 0), ALU_C(3), ALU_C(2), RES_0, Z_0); -- the ALU (implements AND, OR, NOR, SLT, SUB, ADD)
          -- we can still implement add for PC for branching and SL2
176
177
          third_buffer: EX_MEM_Buffer port map(WB_1, M_1, X"00000000", Z_0, RES_0, D2_1, resmux, clk, WB_2, M_2, -- third buffer (branch unimplemented)
178
                      open, Z_1, RES_1, D2_2, instr_2);
179
180
         -- forth stage
         -- the memory of the processor that stores the data (interacts with sw and lw)
181
         data_memory : DataMemory port map(clk, M_2(2), M_2(1), RES_1, D2_2, DR_0);
182
183
          -- there is also the and gate for the branch that could be implemented
         forth_buffer : MEM_WB_Buffer port map(WB_2, DR_0, RES_1, instr_2, clk, DR_1, WB_3, RES_2, instr_3); -- forth buffer
184
185
         -- fifth stage
186
         mux_3 : MUX2_32 port map(DR_1, RES_2, WB_3(1), WD);
                                                                          -- mux that chooses data from the memory or the ALU. depending on the instruction
187
188 end Structural;
```

#### **II. Testbench Codes**

Code 26: Testbench for the Data Memory (continued to the next page)

```
1 library IEEE;
2 use IEEE.STD_LOGIC_1164.ALL;
3 entity TestbenchDataMem is
4 end TestbenchDataMem:
6 architecture Behavioral of TestbenchDataMem is
7
       component DataMemory is
8
           port(clk, write, read: in std_logic;
9
           addr, writeData: in std_logic_vector(31 downto θ);
10
           readData: out std_logic_vector(31 downto 0));
      end component;
11
12
      signal clk, write, read: std_logic;
13
       signal addr, writeData: std_logic_vector(31 downto θ);
14
       signal readData: std_logic_vector(31 downto 0);
```

```
15 begin
        mem: DataMemory port map(clk, write, read, addr, writeData, readData);
16
17
        process is
18
        begin
19
            clk <= '0';
            write <= '0';
20
            read <= '0';
21
22
            addr <= X"000000000";
23
            writeData <= X"000000000";
24
            wait for 1ps;
25
26
            write <= '1';
            writeData <= X"11111111";
27
28
            clk <= '1';
29
30
           wait for 1ps;
31
32
            clk <= '0';
33
34
            wait for 1ps;
35
36
            writeData <= X"22222222";
            addr <= X"00000001";
37
            clk <= '1';
38
39
40
            wait for 1ps;
41
            write <= '0';
42
            clk <= '0';
43
            writeData <= X"00000000";
44
45
46
           wait for 1ps;
47
            read <= '1';
48
            clk <= '1';
49
50
51
            wait for 1ps;
52
53
            addr <= X"00000000";
54
           clk <= '0';
55
56
           wait for 1ps;
57
58
            clk <= '1';
59
60
            wait for 1ps;
61
62
        end process;
63 end Behavioral;
```

(Code 26 ends here)

```
1 library IEEE;
 2 use IEEE.STD_LOGIC_1164.ALL;
 3
 4 entity TestbenchALU1 is
 5 -- Port ( );
 6 end TestbenchALU1;
 7
 8 architecture Behavioral of TestbenchALU1 is
 9
        component ALU1 is
10
            port(a, b: in std_logic;
11
            op: in std_logic_vector(0 to 1);
             an, bn, cin, less: in std_logic;
12
            o: out std_logic;
13
            cout: out std_logic);
14
        end component;
15
        signal a, b: std_logic;
16
        signal op: std_logic_vector(0 to 1);
17
        signal an, bn, cin, less: std_logic;
18
        signal o, cout: std_logic;
19
20 begin
        --note: overflow doesn't happen sometimes. needs further testing
21
        alu: ALU1 port map(a, b, op, an, bn, cin, less, o, cout);
22
        sim: process is
23
            begin
24
                an <= '0':
25
                bn <= '1';
26
               op <= "11";
27
               cin <= '0';
28
               less <= '0';
29
               a <= '1';
30
               b <= '1':
31
               wait for 1ps;
32
               a <= '0';
33
               b <= '1';
34
35
               wait for 1ps;
               less <= '1';
36
               a <= '1';
37
               b <= '0';
38
39
               wait for 1ps;
40
               less <= '0';
41
               cin <= '1';
42
               wait for 1ps:
               less <= '1':
43
               wait for 1ps;
44
               a <= '0':
45
               wait for 1ps;
46
                less <= '0':
47
                cin <= '1';
48
                wait for 1ps;
49
                less <= '1';
50
            end process;
51
52 end Behavioral;
```

Code 27: Testbench for the 1-bit ALU

```
1 library IEEE;
  use IEEE.STD_LOGIC_1164.ALL;
3
4
  entity TestbenchALU is
5
6
  -- Port ( );
7
  end TestbenchALU:
8
  architecture Behavioral of TestbenchALU is
10
     component ALU32 is
11
        port(a, b: in std_logic_vector(0 to 31);
12
           op: in std_logic_vector(0 to 1);
13
            an, bn: in std_logic;
14
            q: out std_logic_vector(0 to 31);
15
           ov, zero: out std_logic);
     end component;
16
     signal a, b, q: std_logic_vector(0 to 31);
17
18
     signal op: std_logic_vector(0 to 1);
19
     signal an, bn, ov, zero: std_logic;
20
21
     --note: overflow doesn't happen sometimes, needs further testing
22
     alu: ALU32 port map(a, b, op, an, bn, q, ov, zero);
23
     sim: process is
24
        begin
          report "testing addition ";
an <= '0';
25
26
27
          bn <= '1'
          op <= "11":
28
29
30
           a <= x"00000140";
31
           b <= x"00000004";
32
           wait for 4ps;
33
           a <= x"00000130";
34
           b <= x"00000120":
35
           wait for 4ps;
           36
          37
38
           wait for 2ps;
39
           40
41
           wait for 2ps;
42
43
          44
           b <= "110000000000000000000000000000001111";
          wait for 2ps;
45
           46
47
           wait for 2ps;
48
49
           50
51
           wait for 2ps;
           a <= "111111111111111111111111111111111";
           53
54
          wait for 2ps;
55
          56
           wait for 2ps;
57
58
           b <= "1011111111111111111111111111111";
59
60
           wait for 2ps;
           report "added numbers";
        end process;
62
63 end Behavioral;
```

Code 28: Testbench for the 32-bit ALU

```
1 library IEEE;
 2 use IEEE.STD_LOGIC_1164.ALL;
 3
   entity RISC_SIMULATION is
 4
   -- Port ( );
 5
 6 end RISC_SIMULATION;
   architecture Behavioral of RISC_SIMULATION is
 8
 9
        component RISC is
10
            port(clk: in std_logic);
        end component;
11
       signal clk : std_logic;
12
13 begin
14
       proc: RISC port map(clk);
15
        process is
        begin
16
17
            for i in 1 to 10 loop
                clk <= '0':
18
                wait for 200ps;
19
                clk <= '1';
20
21
                wait for 200ps;
            end loop;
22
        end process;
23
24
25 end Behavioral;
```

Code 29: Testbench for the 32-bit RISC processor

#### III. The assembler

Code 30: Java code for the Assembler (continued to the next few pages)

```
1⊕ import java.io.BufferedReader;.
9 public class Test2 {
       100
11
12
13⊖
15⊝
        static String suffix[] = { "00000100010", "00000100100", "00000100101", "00000100000", "", "", "", "00000100111", "00000100101", "", "", "", "", "", "00000100111",
                  "00000101010",
18⊝
        public static void main(String[] args) {
19
            String code = LoadCode("code.asm");
20
             String instructions[] = code.split("\n");
21
             boolean NOPsafety = true;
22
             boolean typeReady = true;
             int a = 0;
23
            List<String> register = new ArrayList<>();
for (int i = 0; i < instructions.length; i++) {
   String instructionRaw = instructions[i];</pre>
24
25
26
                 String instruction = instructions[i].replace(",", "").replace("$", "").replace(")", "");
String segs[] = instruction.split("\\s+"), c[] = null;
27
28
                String rs = null, rt = null, rd = null; if (segs.length > 1)
29
30
                      rd = registerToBinary(segs[1]);
31
                 if (segs.length > 2) {
                      rs = registerToBinary(segs[2]);
                     c = segs[2].replace("(", ",").split(",");
35
36
                  if (segs.length > 3)
37
                      rt = registerToBinary(segs[3]);
```

```
if (register.size() >= 4)
 39
                      register.remove(0);
 40
                 if (rs != null && rt != null && NOPsafety)
 41
                      if (register.contains(rs) || (c.length > 1 && register.contains(c[1])) || register.contains(rt)) {
 42
 43
                              System.out.println("reg(" + (a++) + ") := x\"000000000\";");
 44
 45
                             System.out
 46
                                      .println(Long.toString(0x100000000L | (a++), 16).substring(1) + "
                                                                                                              00000000
                                                                                                                           NOP");
 47
                          register.add("----");
 48
 49
                          continue;
 50
 51
                 int instrIndex = indexOf(segs[0], instrs);
                 String t = opcode[instrIndex];
 53
                 if (instrIndex < 4 || instrIndex == 7 || instrIndex == 8) {
 54
                      t += rs + rt + rd + suffix[instrIndex];
 55
                     register.add(rd);
 56
 57
                 if (instrIndex == 9)
 58
                      t += toBinaryFixed(Long.parseLong(segs[1]) >> 2, 26);
 59
                 if (instrIndex == 4 || instrIndex == 6) {
 60
                     t += registerToBinary(c[1]) + rd + toBinaryFixed(Long.parseLong(c[0]), 16);
 61
                     register.add(rd);
 62
 63
                 if (instrIndex == 5) {
 64
                     t += rs + rd + toBinaryFixed(Long.parseLong(segs[3]), 16);
 65
                     register.add(rd);
 66
 67
                 if (t != null) {
 68
                      if (typeReady)
 69
                         System.out.println("reg(" + (a++) + ") := x\""
 70
                                  + Long.toString(0x100000000L | Long.parseLong(t, 2), 16).substring(1).toUpperCase()
 71
 72
                         System.out.println(Long.toString(0x100000000L | (a++) * 4, 16).substring(1).toUpperCase() + "
 73
                                  + Long.toString(0x100000000L | Long.parseLong(t, 2), 16).substring(1).toUpperCase() + "
 74
 75
                                  + instructionRaw);
 76
                }
 77
            }
 78
 80⊝
         private static String registerToBinary(String reg) {
 81
            return toBinaryFixed(indexOf(reg, regs), 5);
82
 83
        private static String toBinaryFixed(long index, int len) {
 84@
            return Long.toBinaryString((long) (Math.pow(2, len)) | index).substring(1);
 85
 86
 87
 88⊝
        private static int indexOf(String c, String[] regs) {
            for (int i = 0; i < regs.length; i++)
    if (regs[i].equals(c))</pre>
 89
 90
 91
                    return i;
 92
            return -1;
 93
        }
 94
 95⊝
         private static String loadCode(String path) {
 96
            StringJoiner c = new StringJoiner("\n");
97
                BufferedReader br = new BufferedReader(new FileReader(new File(path)));
98
                String temp = null;
99
                while ((temp = br.readLine()) != null)
100
101
                    c.add(temp);
                br.close();
103
             } catch (IOException e) {
104
                 e.printStackTrace();
105
186
             return c.toString():
107
        }
108 }
```