# **Computer Architecture**

## Lab 1: Integer Multiply/Divide Unit

Author:313551151 吳承鋮

#### Introduction:

We conducted 32bits iterative multiplier/divider in verilog, communicating with test source and test sink module through val/rdy interfaces. Each of the computation is done in 33 cycles, with 32 cycles for computation and 1 cycle for val/rdy interfaces.

### Designs:

#### 1. imuldiv-IntMullterative.v

The design diagram is largely based on the appendix diagram:



With some supplement and modifications:

A. Renaming (muldivreq\_msg\_a-> mulreq\_msg\_a, muldivresp\_msg\_result-> mulresp\_msg\_result)

- B. Control unit
- a. counter:

counter\_en(register) is added to control the counter.

b.Replacing sign\_en

In the revised design, the sign\_en signal, which originally managed the sign of the final result, is now implicitly handled through the control of the counter. Specifically:

The sign calculation is enabled when the counter reaches 5'd31, meaning the sign is only calculated at the start of the iterative process. The XOR of the sign bits (sign\_bit\_a ^ sign\_bit\_b) is stored in the sign\_reg and applied to the final result.

The actual sign is applied to the result in the datapath when the multiplication is complete by using the sign\_reg to adjust the final result based on whether the result should be negative.

c.Replacing val reg

Similarly, the valid signal val\_reg is no longer explicitly needed because the process is now tied to the state of the counter:

The result is considered valid (mulresp\_val) when the counter reaches 5'b0, which indicates the multiplication process has finished.

### d.Mimicking rdy/val interface of single cycle version

To make it easier to understand, I will name the test period of testbench into 3 periods:

Preparing stage: Half clock before reset vanish, message arrives.

(a cycle that is not in any stages)

Testing stage: First message arrives, Evaluating the result

Ending stage: after evaluating the result

In single cycle version, req\_rdy = 1 in Preparing stage and resp\_val = 0 in Ending stage.

To test whether stages it is in, I use 2 regs: program\_start (Testing stage & Ending stage) and starting (Preparing stage).

And a condition that only satisfied in Preparing stage and Ending stage: (~mulreq\_val)&&(counter\_en == 1'b0)

So the setup would be:

```
assign \ mulreq\_rdy = ((counter\_reg==5'b0)||((program\_start||starting)\&\&(\sim mulreq\_val)\&\&(counter\_en=1'b0))); \\ assign \ mulresp\_val = ((counter\_reg==5'b0) \&\& (\sim ((program\_start)\&\&(\sim mulreq\_val)\&\&(counter\_en=1'b0)))); \\
```

### 2. imuldiv-IntDivIterative.v

Which is very similar as above.

But I reduce all the 32 bit to 31 bit by ommiting the sign bit of unsign variable to make it acheive in 33 cycles.

### **Test Methodology:**

A unit test framework simplifies creating and managing unit tests by providing a standardized approach that improves understanding, execution, and logging. This course uses unit testing to evaluate each module in isolation, with every source file requiring a matching test file. The provided test framework includes a TestSource and TestSink to store input messages and expected outputs, respectively, and automatically manage test progression. Tests for mul, div, and rem instructions are included, but you must add cases for divu and remu. It's also advisable to expand tests for the full 64-bit range for the mul operation.

#### **Evaluation:**

make check passed

```
(base) cow@cow_MS-7024:-/pycharmProjects/Computer_arch/labi/buildS make check

LyerIldg -g2005 -Mall -kmo-sensitivity-entire-vector -kmo-sensitivity-entire-array -o inuldiv-DivReqMsg-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv/Inuldiv-DivReqMsg.t.v

//inuldiv-DivReqMsg-utst verbosee2 > inuldiv-DivReqMsg-utst.out

twerlug -g2005 -Mall -kmo-sensitivity-entire-vector -kmo-sensitivity-entire-array -o inuldiv-MulDivReqMsg-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv/Inuldiv-MulDivReqMsg.t.v

//inuldiv-DivReqMsg-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv/Inuldiv-MulDivReqMsg.t.v

//inuldiv-DivReqMsg-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv/Inuldiv-MulDivReqMsg.t.v

//inuldiv-DivReqMsg-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv/Inuldiv-IntMulDivSingleCycle-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv-IntMulDivSingleCycle-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv-IntMulDivSingleCycle-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv-IntMulDiv-IntMulDivSingleCycle-utst -I ../vc -I ../inuldiv -I ../vc ../inuldiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulDiv-IntMulD
```

But the imuldiv-iterative-sim fails for longing infinitive.



Even though I have set up the resp\_val flag.

## **Conclusion:**

In conclusion, several modifications were made to the iterative multiplier unit to streamline the control logic and align it with the single-cycle version's interface. Renaming inputs and outputs like muldivreq\_msg\_a to mulreq\_msg\_a improved clarity. The control unit was enhanced by adding counter\_en to manage the counter and replacing the sign\_en and val\_reg signals. The sign calculation now triggers when the counter reaches 5'd31, while mulresp\_val is asserted when the counter hits 5'b0, indicating a completed process. Additionally, the interface was refined to mimic the ready/valid interface by managing

| stages using two registers (program_start and starting), ensuring smoother transitions between test phases. |
|-------------------------------------------------------------------------------------------------------------|
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |
|                                                                                                             |