







What Happened to Cyrix Processors? | Nostalgia Nerd

https://www.youtube.com/watch?v=iWGAdoMz1c0















### Review from last class...

512-bit-

256-bit-

128-bit-

64-bit-



SSE3

2005

SSE SSE2

2000

MMX

1995



2020

IMCI AVX-512

AVX2

2015

AVX

SSE4.2

2010

|   |     | 0 |
|---|-----|---|
|   | MM0 |   |
| - | MM1 |   |
|   | MM2 |   |
|   | ММЗ |   |
|   | MM4 |   |
|   | MM5 |   |
|   | MM6 |   |
|   | MM7 |   |

**MMX** 

**SSE** 

**AVX** 

AVX-512

511

ZMM0

ZMM1

ZMM2

ZMM3

ZMM4

ZMM5

ZMM6

| ZMM7  | YMM7  | XMM7  |
|-------|-------|-------|
| ZMM8  | YMM8  | XMM8  |
| ZMM9  | YMM9  | XMM9  |
| ZMM10 | YMM10 | XMM10 |
| ZMM11 | YMM11 | XMM11 |
| ZMM12 | YMM12 | XMM12 |
| ZMM13 | YMM13 | XMM13 |
| ZMM14 | YMM14 | XMM14 |
| ZMM15 | YMM15 | XMM15 |
| ZMM16 | YMM16 | XMM16 |
| ZMM17 | YMM17 | XMM17 |
| ZMM18 | YMM18 | XMM18 |
| ZMM19 | YMM19 | XMM19 |
| ZMM20 | YMM20 | XMM20 |
| ZMM21 | YMM21 | XMM21 |
| ZMM22 | YMM22 | XMM22 |
| ZMM23 | YMM23 | XMM23 |
| ZMM24 | YMM24 | XMM24 |
| ZMM25 | YMM25 | XMM25 |
| ZMM26 | YMM26 | XMM26 |
| ZMM27 | YMM27 | XMM27 |
| ZMM28 | YMM28 | XMM28 |
| ZMM29 | YMM29 | XMM29 |
| ZMM30 | YMM30 | XMM30 |
| ZMM31 | YMM31 | XMM31 |
|       |       |       |

256 255

YMM0

YMM1

YMM2

YMM3

YMM4

YMM5

YMM6

128 127

XMM0

XMM1

XMM2

XMM3

XMM4

XMM5

XMM6



# Options for vectorization

Assembly language

..B8.5

MOVAPS a(,%rdx,4), %xmm0

ADDPA b(,%rdx,4), %xmm0

MOVAPS %xmm0, c(,%rdx,4)

ADDQ \$4, %rdx

CMPQ \$rdi, %rdx

JL ..B8.5







#### Inline Assembler

The uses of inline assembly include:

- Writing functions in assembly language.
- Spot-optimizing speed-critical sections of code.
- · Making direct hardware access for device drivers.
- Writing prolog and epilog code for "naked" calls.



Supports Microsoft-style inline assembly on Windows

https://docs.microsoft.com/en-us/cpp/assembler/inline/inline-assembler?view=vs-2019

Note: Microsoft Macro Assembler (MASM) can also be used.



# Assembly language

asm block enclosed in braces:

```
__asm {
   mov al, 2
   mov dx, 0xD007
   out dx, al
}
```

\_\_asm in front of each assembly instruction:

```
__asm mov al, 2
__asm mov dx, 0xD007
asm out dx, al
```

you can also put assembly instructions on the same line:

```
__asm mov al, 2 __asm mov dx, 0xD007 __asm out dx, al
```



#### **Options for vectorization**

Assembly language

#### **Explicit Vectorization**

#### **Intrinsic Functions**

- Middle ground Assembly ⇔ C
- Direct Access to processor instructions
- Retain C Syntax

```
..B8.5

MOVAPS a(,%rdx,4), %xmm0

ADDPA b(,%rdx,4), %xmm0

MOVAPS %xmm0, c(,%rdx,4)

ADDQ $4, %rdx

CMPQ $rdi, %rdx

JL ..B8.5
```

```
void ejemplo() {
    __m128 rA, rB, rC;
    for (int i = 0; i<LEN; i+=4) {
        rA = _mm_load_ps(&a[i]);
        rB = _mm_load_ps(&b[i]);
        rC = _mm_add_ps(rA,rB);
        _mm_store_ps(&c[i], rC);
    }
}</pre>
```







| (intel) Intrinsics Guide                                                                                      | The Intel Intrinsics Guide is an interactive reference tool for Intel intrinsic instructions, which are C style functions that provide access to many Intel instructions - including Intel® SSE, AVX, AVX-512, and more - |
|---------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Technologies                                                                                                  | without the need to write assembly code.                                                                                                                                                                                  |
| ☐ MMX                                                                                                         |                                                                                                                                                                                                                           |
| ☐ SSE                                                                                                         | mm search                                                                                                                                                                                                                 |
| ☐ SSE2                                                                                                        |                                                                                                                                                                                                                           |
| ☐ SSE3                                                                                                        | m512i _mm512_4dpwssd_epi32 (_m512i src, _m512i a0, _m512i a1, _m512i a2, vp4dpwssd                                                                                                                                        |
| ☐ SSSE3                                                                                                       | m512i a3, _m128i * b)                                                                                                                                                                                                     |
| ☐ SSE4.1                                                                                                      |                                                                                                                                                                                                                           |
| ☐ SSE4.2                                                                                                      | Synopsis                                                                                                                                                                                                                  |
| □ AVX                                                                                                         |                                                                                                                                                                                                                           |
| ☐ AVX2                                                                                                        | <pre>#include <immintrin.h> Instruction: vp4dpwssd zmm {k}, zmm+3, m128</immintrin.h></pre>                                                                                                                               |
| ☐ FMA                                                                                                         | CPUID Flags: AVX512 4VNNIW                                                                                                                                                                                                |
| ☐ AVX-512                                                                                                     | Description                                                                                                                                                                                                               |
| ☐ KNC                                                                                                         | -                                                                                                                                                                                                                         |
| SVML                                                                                                          | <ul> <li>Compute 4 sequential operand source-block dot-products of two signed 16-bit element operands with 32-bit element accumulation, and store the results in dst.</li> </ul>                                          |
| ☐ Other                                                                                                       | Operation                                                                                                                                                                                                                 |
| Categories Application-Targeted Arithmetic Bit Manipulation Cast Compare Convert Cryptography Elementary Math | <pre>FOR j := 0 to 15</pre>                                                                                                                                                                                               |
| ☐ General Support<br>☐ Load<br>☐ Logical                                                                      | m512i _mm512_mask_4dpwssd_epi32 (_m512i src, _mmask16 k, _m512i a0, vp4dpwsso<br>_m512i a1, _m512i a2, _m512i a3, _m128i * b)                                                                                             |
| ☐ Mask ☐ Miscellaneous                                                                                        | m512i _mm512_maskz_4dpwssd_epi32 (_mmask16 k, _m512i src, _m512i a0, vp4dpwssd_m512i a1, _m512i a2, _m512i a3, _m128i * b)                                                                                                |
| Move                                                                                                          | m512i mm512 4dnwssds eni32 ( m512i src  m512i a0  m512i a1  m512i  vp4dowssds                                                                                                                                             |

https://software.Intel.com/sites/landingpage/IntrinsicsGuide







#### Performance

| Architecture | Latency                         | Throughput (CPI)         |  |  |  |
|--------------|---------------------------------|--------------------------|--|--|--|
| Skylake      | 4                               | 0.5                      |  |  |  |
| Broadwell    | 3                               | 1                        |  |  |  |
| Haswell      | 3                               | 1                        |  |  |  |
| Ivy Bridge   | 3                               | 1                        |  |  |  |
|              | Skylake<br>Broadwell<br>Haswell | Broadwell 3<br>Haswell 3 |  |  |  |

Intrinsic's performance

Algorithm





do they work?

• For which datatypes Arithmetic int, float and double, logic, and bit-oriented where the same operation may be applied to several data.

• Is it a standard?

Yes, there are several: MMX, SSE, SSE2, SSE3.X, SSE4.X, AVX, AVX2.

• Is it useful?

Certainly!! (lots of applications require vector operations) and it is feasible (due the large amount of available silicon into the microprocessor).



# Remember our example?

#### Scalar Instructions

$$(4)+(1)=(5)$$

$$(0)+(3)=(3)$$

$$(-2)+(8)=(6)$$

$$9 + (-7) = 2$$

#### **Vector Instructions**

Vector Length



## Scalar code...

```
#include <stdio.h>

void main(){
int a[] = {4,0,-2,9};
int b[] = {1,3,8,-7};
int c[] = {0,0,0,0};

int i;
for (i = 0; i <= 3; i++)
c[i] = a[i] + b[i];

for (i = 0; i <= 3; i++)
printf("%d\n", c[i]);
}</pre>
```

#### Scalar Instructions

```
4+1=5
0+3=3
-2+8=6
9+-7=2
```

```
int i;
    for (i = 0; i \le 3; i++)
                      dword ptr [i],0
                      main+8Eh (0133188Eh)
                      eax, dword ptr [i]
                      eax,1
                      dword ptr [i],eax
                      dword ptr [i],3
0133188E cmp
                      main+0ABh (013318ABh)
        c[i] = a[i] + b[i];
                      eax, dword ptr [i]
01331894 mov
                      ecx, dword ptr a[eax*4]
01331897
                      edx, dword ptr [i]
0133189B
                      ecx,dword ptr b[edx*4]
                      eax, dword ptr [i]
                      dword ptr c[eax*4],ecx
013318A5
                      main+85h (01331885h)
013318A9 jmp
```

NOTE THIS: **52 Instructions** 



#### **Equivalent VECTOR code with INTRINSICS**

```
#include <stdio.h>

void main(){
  int a[] = {4,0,-2,9};
  int b[] = {1,3,8,-7};
  int c[] = {0,0,0,0};

int i;
  for (i = 0; i <= 3; i++)
  c[i] = a[i] + b[i];

for (i = 0; i <= 3; i++)
  printf("%d\n", c[i]);
}</pre>
```

#### **Vector Instructions**

```
#include <stdio.h>
#include <emmintrin.h>
int main() {
  int array0[4];

__m128i a4 = _mm_set_epi32(9,-2,0,4);
  _m128i b4 = _mm_set_epi32(-7,8,3,1);
  _m128i sum4 = _mm_add_epi32(a4, b4);
  _mm_storeu_si128((__m128i *)&array0, sum4);

for (int i = 0; i <= 3; i++)
  printf("%d\n", array0[i]);
  return 0;
}</pre>
```



#### **Equivalent VECTOR code with INTRINSICS**

```
Vector Instructions

\begin{array}{c|cccc}
4 & 1 & 5 \\
0 & 3 & 3 \\
-2 & 8 & 6 \\
\hline
9 & -7 & 2 & 5
\end{array}
```

```
#include <emmintrin.h>
int main() {
int array0[4];
  m128i a4 = mm set epi32(9, -2, 0, 4);
                                                              m128i \text{ sum4} = mm \text{ add epi32(a4, b4)};
 m128i b4 = _mm_set_epi32(-7,8,3,1);
                                                         00CE4D7A movaps
                                                                           xmm0,xmmword ptr [a4]
 __m128i sum4 = _mm_add_epi32(a4, b4);
                                                                 paddd
                                                                           xmm0,xmmword ptr [b4]
                                                                           xmmword ptr [sum4],xmm0
                                                                 movaps
_mm_storeu_si128((__m128i *)&array0, sum4);
                                                            mm storeu si128(&array0, sum4);
                                                                           xmm0,xmmword ptr [sum4]
                                                                 movups
                                                                           xmmword ptr [array0],xmm0
for (int i = 0; i <= 3; i++)
printf("%d\n", array0[i]);
                                                         NOTE THIS: 5 Instructions!!!!
return 0;
```

Vs.

Scalar Implementation: <u>52 Instructions</u>





#### **GCC and INTRINSICS**

```
#include <stdio.h>
#include <emmintrin.h>
int main() {
int array0[4];
  _m128i a4 = _mm_set_epi32(9,-2,0,4);
  m128i b4 = mm set epi32(-7,8,3,1);
  _{m128i} sum4 = _{mm}add_{epi32(a4, b4)};
_mm_storeu_si128((__m128i *)&array0, sum4);
                                            $ man gcc
for (int i = 0; i <= 3; i++)
printf("%d\n", array0[i]);
return 0;
```

\$ gcc file.c -o file



#### **GCC** and Disassemble

```
GNU Project Debugger
mp@multiprocesadores:~/multiprocs$ gdb -q ./sse
Reading symbols from ./sse...(no debugging symbols ound)...done.
(adb) disassemble main
                              Disassemble main function
Dump of assembler code for unction main:
   0x00000000000006aa <+0>:
                                push
                                       %гЬр
   0x00000000000006ab <+1>:
                                       %rsp,%rbp
                                MOV
   0x00000000000006ae <+4>:
                                sub
                                       $0xb0,%rsp
   0x00000000000006b5 <+11>:
                                       %fs:0x28.%rax
                                MOV
   0x00000000000006be <+20>:
                                       %rax,-0x8(%rbp)
                                MOV
   0x00000000000006c2 <+24>:
                                       %eax,%eax
                                XOL
   0x00000000000006c4 <+26>:
                                movl
                                        $0x9,-0x98(%rbp)
                                       $0xfffffffe,-0x94(%rbp)
                                movl
   0x00000000000006ce <+36>:
                                        $0x0,-0x90(\%rbp)
   0x0000000000006d8 <+46>:
                                movl
                                       $0x4,-0x8c(%rbp)
   0x00000000000006e2 <+56>:
                                movl
   0x00000000000006ec <+66>:
                                        -0x98(%rbp),%eax
                                MOV
   0x00000000000006f2 <+72>:
                                        -0x94(%rbp),%edx
                                MOV
                                       %edx,%xmm2
   0x00000000000006f8 <+78>:
                                vmovd
   0x00000000000006fc <+82>:
                                vpinsrd $0x1,%eax,%xmm2,%xmm1
   0x0000000000000702 <+88>:
                                        -0x90(%rbp),%eax
                                MOV
                                        -0x8c(%rbp),%edx
   0x0000000000000708 <+94>:
                                MOV
   0x000000000000070e <+100>:
                                vmovd
                                       %edx,%xmm3
                                vpinsrd $0x1,%eax,%xmm3,%xmm0
   0x0000000000000712 <+104>:
   0x0000000000000718 <+110>:
                                vpunpcklada %xmm1,%xmm0,%xmm0
```



### Important Notes: Memory arrangement...

**Vector Instructions** Vector Length

Synopsis \_\_m128i \_mm\_set\_epi32 (int e3, int e2, int e1, int e0) #include <emmintrin.h> CPUID Flags: SSE2 Description Set packed 32-bit integers in dst with the supplied values.



#### Operation

dst[31:0] := e0 dst[63:32] := e1 dst[95:64] := e2 dst[127:96] := e3 void \_mm\_storeu\_si128 (\_\_m128i\* mem\_addr, \_\_m128i a)

#### Synopsis

void \_mm\_storeu\_si128 (\_\_m128i\* mem\_addr, \_\_m128i a) #include <emmintrin.h> Instruction: movdqu m128, xmm CPUID Flags: SSE2

#### Description

Store 128-bits of integer data from a into memory. mem\_addr does not need to be aligned on any particular boundary.

#### Operation

 $MEM[mem_addr+127:mem_addr] := a[127:0]$ 

**Vector Instructions** 



#### **Important Notes: Memory alignment...**

#### \_mm\_storeu\_si128(&array0, sum4);

void \_mm\_storeu\_si128 (\_\_m128i\* mem\_addr, \_\_m128i a)

#### Synopsis

void \_mm\_storeu\_si128 (\_\_m128i\* mem\_addr, \_\_m128i a) #include <emmintrin.h> Instruction: movdqu m128, xmm

CPUID Flags: SSE2

#### Description

Store 128-bits of integer data from a into memory mem\_addr does not need to be aligned on any particular boundary.

#### Operation

 $MEM[mem_addr+127:mem_addr] := a[127:0]$ 

#### Performance

| Architecture | Latency | Throughput (CPI) |
|--------------|---------|------------------|
| Skylake      | 1       | 0.25             |
| Broadwell    | 1       | 0.33             |
| Haswell      | 1       | 0.33             |
| Ivy Bridge   | 1       | 0.5              |



Just **KEEP** it in mind for now...



### Lets analyze the code...

```
Vector Instructions

\begin{array}{c|c}
4 & 1 & 5 \\
\hline
0 & 3 & 3 \\
\hline
-2 & 8 & 6 \\
\hline
9 & -7 & 2 & 5
\end{array}
```

```
#include <stdio.h>
#include <emmintrin.h>
                                  SSE2 Intrinsics Header File
         Data Type: 128 bit wide, INTEGER
                                                   Set packed 32-bit integers in dst with the supplied values.
int main() {
int array0[4];
               _mm_set_epi32(4, 0, -2, 9);
 _m128i b4 = _mm_set_epi32(1, 3, 8, -7);
 m128i sum4 = mm add epi32(a4, b4);
                                                Add packed 32-bit integers in a and b, store the results in dst.
mm storeu si128(( m128i *)&array0, sumal:
                                                 Store 128-bits of integer data from variable into memory.
for (int i = 0; i <= 3; i++)
printf("%d\n", array0[i]);
return 0;
```

IMPORTANT NOTE: Variables of type \_\_m128i are automatically aligned on 16-byte boundaries.







Family Operation Over what data



### **Data Types for Intrinsics**

| Data Type | Available from | Meaning                                                                                                                                                                                       |
|-----------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| m64       | MMX            | Them64 data type is used to represent the contents of an MMX <sup>™</sup> register. Them64 data type can hold eight 8-bit values, four 16-bit values, two 32-bit values, or one 64-bit value. |
| m128      | SSE            | 128-bit single precision floating point (32-bit each)                                                                                                                                         |
| m128d     | SSE2           | 128-bit double precision floating point (64-bit each)                                                                                                                                         |
| m128i     | SSE2           | 128-bit integers (bytes, words, double words, etc.)                                                                                                                                           |
| m256      | AVX            | 256-bit single precision floating point (32-bit each)                                                                                                                                         |
| m256d     | AVX            | 256-bit double precision floating point (64-bit each)                                                                                                                                         |
| m256i     | AVX            | 256-bit integers (bytes, words, double words, etc.)                                                                                                                                           |
| m512      | AVX-512        | 512-bit single precision floating point (32-bit each)                                                                                                                                         |
| m512d     | AVX-512        | 512-bit double precision floating point (64-bit each)                                                                                                                                         |
| m512i     | AVX-512        | 512-bit integers (bytes, words, double words, etc.)                                                                                                                                           |









### **Notation according to Instruction Set Family**

|                         | Family                                  |
|-------------------------|-----------------------------------------|
| _mm_operation_suffix    | SSEx & MMX (128-bit & 64-bit operation) |
| _mm256_operation_suffix | AVX-AVX2 (256-bit operation)            |
| _mm512_operation_suffix | AVX-512 (512-bit operation)             |

Example of the same operation in 3 different families:



### C Header Files according to family.

| Family | Header File |  |              |   |           |               |
|--------|-------------|--|--------------|---|-----------|---------------|
| MMX    | mmintrin.h  |  |              | ١ |           |               |
| SSE    | xmmintrin.h |  |              |   |           |               |
| SSE2   | emmintrin.h |  |              |   |           |               |
| SSE3   | pmmintrin.h |  | ia32intrin.h |   | intrin h  | v@Cintrin h   |
| SSSE3  | tmmintrin.h |  | 1            |   | intrin.h  | x86intrin.h   |
| SSE4.1 | smmintrin.h |  |              |   | Microsoft | gcc/clang/icc |
| SSE4.2 | nmmintrin.h |  |              |   |           |               |
| AVX*   | immintrin.h |  |              |   |           |               |

\*AVX, AVX2, AVX512, all SSE+MMX (except SSE4A and XOP), popcnt, BMI/BMI2, FMA











#### Presentation can be:

- s Single Slot or Scalar
- p Packed or Vector
- ep Extended Packed















#### Type can be:

- > s single-precision floating point
- d double-precision floating point
- > i8/16/32/64/128 8/16/32/64/128-bit signed integer
- > u8/16/32/64 8/16/32/64-bit unsigned integer



# Teams 1

#### Remember the code of our example?

```
#include <stdio.h>
#include <emmintrin.h>
int main() {
  int array0[4];

__m128i a4 = _mm_set_epi32(9, -2, 0, 4);
  _m128i b4 = _mm_set_epi32(-7, 8, 3, 1);
  _m128i sum4 = _mm_add_epi32(a4, b4);
  _mm_storeu_si128((__m128i *)&array0, sum4);

for (int i = 0; i <= 3; i++)
  printf("%d\n", array0[i]);
  return 0;
}</pre>
```

Change the necessary lines to be able to do the following sum in just 1 operation:

```
44, 0, -212, 65, 86, 51, 65, 75
+
31, 4, 220, -60, -86, 4, 35, -85
```



# Teams 1

```
Answer:
```

```
#include <stdio.h>
#include <immintrin.h>
int main() {
  int array0[8];

__m256i a4 = _mm256_set_epi32(75,65,51,86,65,-212,0,44);
  _m256i b4 = _mm256_set_epi32(-85,35,4,-86,-60,220,4,31);
  _m256i sum4 = _mm256_add_epi32(a4, b4);
  _mm256_storeu_si256((__m256i *)&array0, sum4);

for (int i = 0; i <= 7; i++)
  printf("%d\n", array0[i]);
  return 0;
}</pre>
```

```
44, 0, -212, 65, 86, 51, 65, 75

+ 31, 4, 220, -60, -86, 4, 35, -85

75, 4, 8, 5, 0,55,100,-10
```

```
75
4
8
5
0
55
100
-10
```

