## 14 November 2014

Create a clock-synchronous VHDL entity which samples the inputs **D1**, **D2**, and **D3**. The entity must transfer to two 4-bits parallel outputs **PT1** and **PT2** the time intervals between the input pulses, measured in number of clock cycles.

Starting from a reset, **PT1** emits the time between the falling edge of the first impulse from one of the inputs and the rising edge of the second input who goes active. **PT2** emits the time between the falling edge of the second input signal to go active and the rising edge of the third input to go active.



If the counting is higher than the range allowed by 4 bits for **PT1** and/or **PT2**, 2 output signals **OV1** and **OV2**, which are normally set to 0, will emit a pulse for 1 clock cycle to signal this overflow condition.

The **ENABLE** signal can force **PT1** and **PT2** to high impedance, but doesn't change the behaviour of the entity and of the **OV1** and **OV2** outputs.



```
library IEEE; use IEEE.STD_LOGIC_1164.ALL;
         use IEEE.STD LOGIC ARITH.ALL; use IEEE.STD LOGIC UNSIGNED.ALL;
         entity ESD20141114S is
               Port ( CLK, D1, D2, D3, RESET, ENABLE : in std_logic;
                          OV1,OV2 : out std_logic;
PT1,PT2 : out std_logic_vector(3 downto 0));
        end ESD20141114S;
        architecture Behavioral of ESD20141114S is
         signal cont, contOV1, contOV2: integer:=0; -- contatori
        signal tlup,tldown,t2up, t2down,t3up,t3down: integer:=0; -- segnali per memorizzare i fronti D1,D2 e D3 signal PT1_int, PT2_int: integer:=0; -- segnali interni per il calcolo dei tempi parziali signal PT1_out,PT2_out : std_logic_vector(3 downto 0):= (others=>'0');
14
15
         signal OV1_out, OV2_out : std_logic; -- copia interna dei segnali OV1 ed OV2
16
         sincrono: process (CLK) -- processo sincrono che conta gli impulsi di clock
18
19
         begin
             RESET='1' then -- azzero la macchina
cont <= 0; contOV1 <= 0; contOV2<= 0; OV1_out<='0'; OV2_out<='0';</pre>
        if RESET='1' then -
20
              PT1_int<=0;PT2_int<=0; PT1_out <= (others=>'0'); PT2_out <= (others=>'0');
         elsif rising_edge(CLK) then
                 cont <= cont +1;
        --1 caso: T1 < T2 < T3
if (tldown <= t2down and t2down <= t3down) then
if t2up > tldown then PT1_int <= t2up-tldown; else PT1_int <= 0; end if;
if t3up > t2down then PT2_int <= t3up-t2down; else PT2_int <= 0; end if;
2.8
        end if;
         --2 caso: T2 < T1 < T3
3.0
        if (t2down <= t1down and t1down <= t3down) then
  if t1up > t2down then PT1_int <= t1up-t2down; else PT1_int <= 0; end if;</pre>
                if t3up > t1down then PT2_int <= t3up-t1down; else PT2_int <= 0; end if;
        end if;
          --3 caso: T1 < T3 < T2
         if (tldown <= t3down and t3down <= t2down) then
  if t3up > t1down then PT1_int <= t3up-t1down; else PT1_int <= 0; end if;
  if t3up > t2down then PT2_int <= t2up-t3down; else PT2_int <= 0; end if;</pre>
39
         end if:
40
         --4 caso: T2 < T3 < T1
        if (t2down <= t3down and t3down <= t1down) then
if t3up > t2down then PT1_int <= t3up-t2down; else PT1_int <= 0; end if;
if t1up > t3down then PT2_int <= t1up-t3down; else PT2_int <= 0; end if;
41
           -5 caso: T3 < T1 < T2
         if (t3down <= t1down and t1down <= t2down) then
   if t1up > t2down then PT1_int <= t1up-t2down; else PT1_int <= 0; end if;
   if t2up > t1down then PT2_int <= t2up-t1down; else PT2_int <= 0; end if;</pre>
48
49
        end if;
         --6 caso: T3 < T2 < T1
50
        if (t3down <= t2down and t2down <= t1down) then
  if t2up > t3down then PT1_int <= t2up-t3down; else PT1_int <= 0; end if;
  if t1up > t2down then PT2_int <= t1up-t2down; else PT2_int <= 0; end if;</pre>
         end if;
            gestione degli intervalli di tempo che vanno in overflow (maggiore di 15 clock)
         if PT1_int >15 then
   PT1_out <= "1111"; OV1_out <='1'; contOV1 <= contOV1 + 1;</pre>
              else
             PT1_out <= CONV_STD_LOGIC_VECTOR (PT1_int, 4);
59
60
         end if;
        if PT2_int >15 then
PT2_out <= "1111"; OV2_out <='1'; contOV2 <= contOV2 + 1;</pre>
61
62
6.3
              else
             PT2_out <= CONV_STD_LOGIC_VECTOR (PT2_int, 4);
         end if;
        end process;
         asincrono: process (D1,D2,D3, CLK) -- Processo asincrono che intercetta i fronti dei segnali D1, D2 e D3
69
70
        if RESET='1' then -- azzero la macchina
   t1up<=0; t1down<=0;t2up<=0; t2down<=0;t3up<=0;t3down<=0;</pre>
         else
                if rising_edge (D1) then tlup<= cont; end if;
if rising_edge (D2) then t2up<= cont; end if;
if rising_edge (D3) then t3up<= cont; end if;</pre>
                 if falling_edge (D1) then tldown<= cont; end if;
                 if falling_edge (D2) then t2down<= cont; end if;</pre>
                 if falling_edge (D3) then t3down<= cont; end if;</pre>
79
         end if;
         end process;
81
        -- Parte combinatoria che genera le uscite vere e proprie e controlla l'ENABLE
PT1 <= PT1_out when ENABLE ='1' else "ZZZZ";
PT2 <= PT2_out when ENABLE ='1' else "ZZZZ";
OV1 <= OV1_out when contOV1 = 1 else '0';
OV2 <= OV2_out when contOV2 = 1 else '0';
82
83
84
85
         end Behavioral;
```