

The equation to calculate the derivative out of all directions can be manipulated to: MaxDeriv = max((b + c + max(a, d)), (d + e + max(e, f)), (f + g + max(e, h)), (h + a + max(g, b)))

# **Scheduling Tables**

## Complete Table

The complete table below includes the values of all inputs, outputs, data-path components and registers that are being used, along with whether the components and registers need multiplexers/chip-enable or not:

|     |    | i/o | sch | edu | ıle  |      | stage 1 |      |      |    |      |     |      |    |      |      | sta  | ge 2 |      |    |      |      |      | S  | tage 3 |           |      |    | stage 4 |         |      |    | stage 5 |       | 5  |       |
|-----|----|-----|-----|-----|------|------|---------|------|------|----|------|-----|------|----|------|------|------|------|------|----|------|------|------|----|--------|-----------|------|----|---------|---------|------|----|---------|-------|----|-------|
| clk | :0 | :1  | i2  | :0  | z    | ad   | d0      | m    | ax0  | 1  | reg0 | - 1 | reg1 | ,  | eg6  | ad   | ld1  | r    | eg2  | r  | eg3  | ma   | x1   |    | reg4   | add2      | !    |    | eg5     | sub     | )    | r  | eg7     | comp0 |    | reg8  |
| LIK | 10 | 11  | 12  | 13  | -    | src1 | src2    | src1 | src2 | CE | D    | CE  | D    | CE | D    | src1 | src2 | CE   | D    | CE | D    | src1 | src2 | CE | D      | src1      | src2 | CE | D       | src1    | src2 | CE | D       | src1  | CE | D     |
| 0   | b  | С   | а   | d   | -    | i0   | i1      | i2   | i3   | 1  | add0 | 1   | max0 | 1  | add0 | -    | -    | -    | -    | -  | -    | -    | -    | -  | -      | -         | -    | -  | -       | -       | -    | -  | -       | -     | -  | -     |
| 1   | d  | е   | С   | f   | -    | i0   | i1      | i2   | i3   | 1  | add0 | 1   | max0 | 0  | -    | reg0 | reg1 | 1    | add1 | -  | -    | -    | -    | -  | -      | -         | -    | -  | -       | -       | -    | -  | -       | -     | -  | -     |
| 2   | f  | g   | е   | h   | -    | i0   | i1      | i2   | i3   | 1  | add0 | 1   | max0 | -  | -    | reg0 | reg1 | 0    | -    | 1  | add1 | -    | -    | -  | -      | reg0      | reg6 | 1  | add2    | -       | -    | -  | -       | -     | -  | -     |
| 3   | h  | а   | g   | b   | -    | i0   | i1      | i2   | i3   | 1  | add0 | 1   | max0 | -  | -    | reg0 | reg1 | -    | -    | 1  | add1 | reg2 | reg3 | 1  | max1   | reg0      | reg5 | 1  | add2    | -       | -    | -  | -       | -     | -  | -     |
| 4   | -  | -   | -   | -   | -    | -    | -       | -    | -    | -  | -    | -   | -    | -  | -    | reg0 | reg1 | -    | -    | 1  | add1 | reg4 | reg3 | 1  | max1   | reg0      | reg5 | 1  | add2    | -       | -    | -  | -       | -     | -  | -     |
| 5   | -  | -   | -   | -   | -    | -    | -       | -    | -    | -  | -    | -   | -    | -  | -    | -    | -    | -    | -    | -  | -    | reg4 | reg3 | 1  | max1   | reg5 << 1 | reg5 | 1  | add2    | -       | -    | -  | -       | -     | -  | -     |
| 6   | -  | -   | -   | -   | -    | -    | -       | -    | -    | -  | -    | -   | -    | -  | -    | -    | -    | -    | -    | -  | -    | -    | -    | -  | -      | -         | -    | -  | -       | reg4<<3 | reg5 | 1  | sub0    | -     | -  | -     |
| 7   | -  | -   | -   | -   | -    | -    | -       | -    | -    | -  | -    | -   | -    | -  | -    | -    | -    | -    | -    | -  | -    | -    | -    | -  | -      | -         | -    | -  | -       | -       | -    | -  | -       | reg7  | 1  | comp0 |
| 8   | -  | -   | -   | -   | reg8 | -    | -       | -    | -    | -  | -    | -   | -    | -  | -    | -    | -    | -    | -    | -  | -    | -    | -    | -  | -      | -         | -    | -  | -       | -       | -    | -  | -       | -     | -  | -     |
|     |    |     |     |     |      |      |         |      |      |    |      |     |      |    |      |      |      |      |      |    |      |      |      |    |        |           |      |    |         |         |      |    |         |       |    |       |
| MUX | Υ  | Υ   | Υ   | Υ   |      |      |         |      |      |    |      |     |      |    |      |      |      |      |      |    |      | Υ    |      |    |        | Υ         | Υ    |    |         |         |      |    |         |       |    |       |
| CE  |    |     |     |     |      |      |         |      |      |    |      |     |      | Υ  |      |      |      | Υ    |      |    |      |      |      |    |        |           |      |    |         |         |      |    |         |       |    |       |

## I/O Table

The table below is just for the I/O schedule:

| clk | iO | i1 | i2 | i3 | z    |
|-----|----|----|----|----|------|
| 0   | b  | С  | а  | d  | -    |
| 1   | d  | е  | С  | f  | -    |
| 2   | f  | g  | е  | h  | -    |
| 3   | h  | а  | g  | b  | -    |
| 4   | -  | -  | -  | -  | -    |
| 5   | -  | -  | -  | -  | -    |
| 6   | -  | -  | -  | -  | -    |
| 7   | -  | -  | -  | -  | -    |
| 8   | -  | -  | -  | -  | reg8 |
|     |    |    |    |    |      |
| MUX | Υ  | Υ  | Υ  | Υ  |      |

# Register Table

The table below is just for register schedule:

| clk | reg0 |      | reg1 |      | reg6 |      | ı  | eg2  | reg3 |      | reg4 |      | r  | eg5  |    | reg7 |    | reg8 |
|-----|------|------|------|------|------|------|----|------|------|------|------|------|----|------|----|------|----|------|
| CIK | CE   | D    | CE   | D    | CE   | D    | CE | D    | CE   | D    | CE   | D    | CE | D    | CE | D    | CE | D    |
| 0   | 1    | add0 | 1    | max0 | 1    | add0 | -  | -    | -    | -    | -    | -    | -  | -    | -  | -    | -  | -    |
| 1   | 1    | add0 | 1    | max0 | 0    | -    | 1  | add1 | -    | -    | -    | -    | -  | -    | -  | -    | -  | -    |
| 2   | 1    | add0 | 1    | max0 | -    | -    | 0  | -    | 1    | add1 | -    | -    | 1  | add2 | -  | -    | -  | -    |
| 3   | 1    | add0 | 1    | max0 | -    | -    | -  | -    | 1    | add1 | 1    | max1 | 1  | add2 | -  | -    | -  | -    |
| 4   | -    | -    | -    | -    | -    | -    | -  | -    | 1    | add1 | 1    | max1 | 1  | add2 | -  | -    | -  | -    |
| 5   | -    | -    | -    | -    | -    | -    | -  | -    | -    | -    | 1    | max1 | 1  | add2 | -  | -    | -  | -    |
| 6   | -    | -    | -    | -    | -    | -    | -  | -    | -    | -    | -    | -    | -  | -    | 1  | sub0 | -  | -    |
| 7   | -    | -    | -    | -    | -    | -    | -  | -    | -    | -    | -    | -    | -  | -    | -  | -    | 1  | comp |
| 8   | -    | -    | -    | -    | -    | -    | -  | -    | -    | -    | -    | -    | -  | -    | -  | -    | -  | -    |
|     |      |      |      |      |      |      |    |      |      |      |      |      |    |      |    |      |    |      |
| MUX |      |      |      |      |      |      |    |      |      |      |      |      |    |      |    |      |    |      |
| CE  |      |      |      |      | Υ    |      | Υ  |      |      |      |      |      |    |      |    |      |    |      |

## Component Table

The table below is just for the data-path components, which are the operators:

|     |      | stag | ge 1 |      | stag | ge 2 |      | s    | tage 3    |      | stage   | 4     | stage 5 |
|-----|------|------|------|------|------|------|------|------|-----------|------|---------|-------|---------|
| clk | ad   | d0   | max0 |      | add1 |      | max1 |      | add2      | !    | subC    | comp0 |         |
| CIK | src1 | src2 | src1 | src2 | src1 | src2 | src1 | src2 | src1      | src2 | src1    | src2  | src1    |
| 0   | iO   | i1   | i2   | i3   | -    | -    | -    | -    | -         | -    | -       | -     | -       |
| 1   | iO   | i1   | i2   | i3   | reg0 | reg1 | -    | -    | -         | -    | -       | -     | -       |
| 2   | iO   | i1   | i2   | i3   | reg0 | reg1 | -    | -    | reg0      | reg6 | -       | -     | -       |
| 3   | iO   | i1   | i2   | i3   | reg0 | reg1 | reg2 | reg3 | reg0      | reg5 | -       | -     | -       |
| 4   | -    | -    | -    | -    | reg0 | reg1 | reg4 | reg3 | reg0      | reg5 | -       | -     | -       |
| 5   | -    | -    | -    | -    | -    | -    | reg4 | reg3 | reg5 << 1 | reg5 | -       | -     | -       |
| 6   | -    | -    | -    | -    | -    | -    | -    | -    | -         | -    | reg4<<3 | reg5  | -       |
| 7   | -    | -    | -    | -    | -    | -    | -    | -    | -         | -    | -       | -     | reg7    |
| 8   | -    | -    | -    | -    | -    | -    | -    | -    | -         | -    | -       | -     | -       |
|     |      |      |      |      |      |      |      |      |           |      |         |       |         |
| MUX |      |      |      |      |      |      | Υ    |      | Υ         | Υ    |         |       |         |

#### Area Analysis

The following table shows the resource count for all the hardware the components. The area in LUTs is calculated for each stage by summing up the area of each component in the stage, which is found using the table that was provided in the manual. The total area, which is 99 LUTs, is calculated by adding the area for each stage. (note that there is no cost for shifters so they were not included)

| Component           | stage 1 | stage 2 | stage 3 | stage 4 | stage 5 | Total |
|---------------------|---------|---------|---------|---------|---------|-------|
| 8-bit Adders        | 1       | 1       | -       | -       | -       | 2     |
| 10-bit Adders       | -       | -       | 1       | -       | _       | 1     |
| 8-bit Max Operators | 1       | -       | 1       | -       | -       | 2     |
| 12-bit Subtractors  | -       | -       | -       | 1       | -       | 1     |
| 12-bit Comparators  | -       | -       | -       | -       | 1       | 1     |
| 8-bit Registers     | 3       | 2       | 1       | -       | -       | 6     |
| 10-bit Registers    | -       | -       | 1       | _       | _       | 1     |
| 12-bit Registers    | -       | -       | -       | 1       | 1       | 2     |
| 8-bit MUXes         | 4       | -       | 2       | -       | _       | 6     |
| 10-bit MUXes        | -       | -       | 1       | -       | -       | 1     |
| Area in LUTs        | 34      | 16      | 30      | 12      | 7       | 99    |

## Stage and Timing Analysis

| clk        | stage 1 | stage 2 | stage 3 | stage 4 | stage 5 |
|------------|---------|---------|---------|---------|---------|
| 0          | ✓       |         |         |         |         |
| 1          | ✓       | 1       |         |         |         |
| 2          | ✓       | 1       | 1       |         |         |
| 3          | ✓       | 1       | 1       |         |         |
| 4          |         | 1       | 1       |         |         |
| 5          |         |         | 1       |         |         |
| 6          |         |         |         | 1       |         |
| 7          |         |         |         |         | 1       |
| Latency    | 4       | 4       | 4       | 1       | 1       |
| Overlap    | 0       | 3       | 3       | 0       | 0       |
| Throughput | 0.25    | 0.25    | 0.25    | 1.00    | 1.00    |
| Tclk in ns | 2.77    | 2.77    | 2.94    | 2.54    | 1.82    |

- Total Latency = latency for each stage total overlap = 4 + 4 + 4 + 1 + 1 (3 + 3) = 8 clock cycles
- Throughput is minimum throughput from all stages = 1/4
- The minimum possible clock period is the slowest of all the stages from the table, which is 2.94ns. Therefore, the maximum achievable clock speed is 1 / 2.94ns = 340 MHz.
- The critical path has been identified in the hardware schematic, calculated using the slowest path from each stage. The slowest path in each stage is the shown by the Tclk for each stage, which was calculated using the delays provided in the table in the project manual.