# Programmable Processors

Datapath operation

- Instruction memory (ROM):128 X 16
- Data memory (RAM): 256 X 16
- Register file: 16 X 16
- ALU: Two 16-bit inputs, 16-bit output

### Refresh - The Sizes of Things

- Instruction Set List of allowable instructions and their representation in memory
- Each of our instructions is 16 bits long
- Most of them contain some address information
- General form : operation source destination

**NOOP** instruction - **0000 0000 0000 0000** 

**STORE** instruction  $-0001 ext{ } ext{r}_3 ext{r}_2 ext{r}_1 ext{r}_0 ext{ } ext{d}_7 ext{d}_6 ext{d}_5 ext{d}_4 ext{d}_3 ext{d}_2 ext{d}_1 ext{d}_0$ 

**LOAD** instruction - 0010  $d_7d_6d_5d_4d_3d_2d_1d_0$   $r_3r_2r_1r_0$ 

ADD instruction - 0011 ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>

SUBTRACT instruction - 0100 ra<sub>3</sub>ra<sub>2</sub>ra<sub>1</sub>ra<sub>0</sub> rb<sub>3</sub>rb<sub>2</sub>rb<sub>1</sub>rb<sub>0</sub> rc<sub>3</sub>rc<sub>2</sub>rc<sub>1</sub>rc<sub>0</sub>

HALT instruction - 0101 0000 0000 0000

'r's are Register File locations (4 bits each)
'd's are Data Memory locations (8 bits each)

### Refresh - 6-Instruction Processor



### **Pic of Processor Modules**





Datapath

- Takes data from Data Memory
- Stores it in Register File
- Operates on it in ALU (puts it back into the Register File)
- Can store Register File data back into Data Memory
- Note the dual output Register File

### **Datapath Side**



D[9] = D[0] + D[1] - requires a sequence of four datapath operations:

LOAD 0: RF[0] = D[0]LOAD 1: RF[1] = D[1]

ADD 2: RF[2] = RF[0] + RF[1]

STORE3: D[9] = RF[2]

Each line here represents one instruction; so it takes four instructions to do this add

### **Basic Datapath Operations**



```
// This is a Verilog description for an 8 x 16 register file
module regfile8x16a
 input [15:0] wrData, // write data
  input [2:0] rdAddrA, // A-side read address
  output [15:0] rdDataA, // A-side read data
  output [15:0] rdDataB ); // B-sdie read data
  logic [15:0] regfile [0:7]; // 8 registers, each 16-bit
  // read the registers
                    // put your code here
  // write the registers
                    // put your code here
endmodule
```

### Register File (for reference)

```
module registerfile (Read1, Read2, WriteReg, WriteData, RegWrite,
Data1, Data2, clock):
   input [5:0] Read1, Read2, WriteReg; // the register numbers
to read or write
   input [31:0] WriteData: // data to write
   input RegWrite, // the write control
     clock: // the clock to trigger write
   output [31:0] Data1, Data2; // the register values read
   reg [31:0] RF [31:0]; // 32 registers each 32 bits long
   assign Data1 = RF[Read1]:
                               read the registers
   assign Data2 = RF[Read2];
   always begin
      // write the register with new value if Regwrite is
high
     @(posedge clock) if (RegWrite) RF[WriteReg] <=
WriteData:
                             Write to the registers
   end
endmodule
```

#### FIGURE B.8.11 A MIPS register file written in behavioral Verilog.

This register file writes on the rising clock edge.

### A MIPS register file (372 Textbook)



#### **Data Memory**

Mux

Register File

ALU

Datapath

**Along the Datapath side** 

#### • Follow instructions:

- Under Quartus, create a new .mif file, name it say, D.mif. Later manually type into specific locations numbers according to the given requirements.
- Use Altera Library and build a 1-port RAM module, say, DataMemory.v. Make sure during the configuration procedure you have associated DataMemory.v with D.mif.

### **Data Memory Module**



**Data Memory** 

**Register File** 

ALU

Datapath

**Connect Reg and Dmem & Test!** 



### Design and Test of DmemReg

Data Memory

**Register File** 

**ALU** 

Datapath

**Connect Reg and ALU & Test!** 



Data. Memory

Mux

Register File

ALU

Datapath

Datapath module should instantiate the following submodules:

DataMemory.v Mux.sv Register.sv ALU.sv

Required input signals: Clock, D\_Addr, D\_Wr, RF\_s, RF\_W\_Addr, RF\_W\_en, RF\_Ra\_Addr, RF\_Rb\_Addr, ALU\_s0

Required output signals: ALU\_inA, ALU\_inB, ALU\_out

## Connect all 4 modules to build Datapath Module & Test!