



UC Berkeley Teaching Professor Dan Garcia

## CS61C

Great Ideas
in
Computer Architecture
(a.k.a. Machine Structures)



UC Berkeley Professor Bora Nikolić

#### **RISC-V Instruction Representation**







#### **Great Idea #1: Abstraction** (Levels of Representation/Interpretation)

```
temp = v[k];
High Level Language
                                v[k] = v[k+1];
Program (e.g., C)
                                v[k+1] = temp;
               Compiler
                                                      Anything can be represented
                                      x3, 0(x10)
                                lw
Assembly Language
                                                                  as a number.
                                lw
                                          4(x10)
                                          0(x10)
                                SW
                                                          i.e., data or instructions
Program (e.g., RISC-V)
                                          4(x10)
                                      x3,
             I Assembler
                                1000 1101 1110 0010 0000 0000 0000 0000
Machine Language
                                     1110 0001 0000
                                                    0000
                                                         0000 0000
                                                                    0100
Program (RISC-V)
                                                    0000
                                                          0000 0000
                                                                    0000
                                1010 1101 1110 0010 0000 0000 0000 0100
Hardware Architecture Description
(e.g., block diagrams)
```

Architecture Implementation

**Logic Circuit Description** (Circuit Schematic Diagrams)









### ENIAC (U.Penn., 1946) First Electronic General-Purpose Computer









#### Big Idea: Stored-Program Computer

- Instructions are represented as bit patterns
   can think of these as numbers
- Therefore, entire programs can be stored in memory to be read or written just like data
- Can reprogram quickly (seconds), don't have to rewire computer (days)
- Known as the "von Neumann" computers after widely distributed tech report on EDVAC project
  - Wrote-up discussions of Eckert and Mauchly
  - Anticipated earlier by Turing and Zuse



First Draft of a Report on the EDVAC
By John von Neumann
Contract No. W–670–ORD–4926
Between the
United States Army Ordnance Department
and the
University of Pennsylvania
Moore School of Electrical Engineering
University of Pennsylvania

June 30, 1945







#### EDSAC (Cambridge, 1949): First General Stored-Program Electronic Computer









#### Consequence #1: Everything Has a Memory Address

- Since all instructions and data are stored in memory, everything has a memory address: instructions, data words
  - Both branches and jumps use these
- C pointers are just memory addresses:
   they can point to anything in memory
  - Unconstrained use of addresses can lead to nasty bugs; avoiding errors up to you in C; limited in Java by language design
- One register keeps address of instruction being executed: "Program Counter" (PC)
  - Basically a pointer to memory





IBM 701, 1953 (Image source: Wikipedia)





#### Consequence #2: Binary Compatibility

- Programs are distributed in binary form
  - Programs bound to specific instruction set
  - Different version for phones and PCs
- New machines want to run old programs
   ("binaries") as well as programs compiled to new
   instructions
- Leads to "backward-compatible" instruction set evolving over time
- Selection of Intel 8088 in 1981 for 1st IBM PC is major reason latest PCs still use 80x86 instruction set; could still run program from 1981 PC today



#### Instructions as Numbers (1/2)

- Most data we work with is in words (32-bit chunks):
  - Each register is a word
  - lw and sw both access memory one word at a time
- So how do we represent instructions?
  - Remember: Computer only understands 1s and 0s, so assembler string "add x10,x11,x0" is meaningless to hardware
  - RISC-V seeks simplicity: since data is in words, make instructions be fixed-size 32-bit words also
    - Same 32-bit instructions used for RV32, RV64, RV128







#### Instructions as Numbers (2/2)

- One word is 32 bits, so divide instruction word into "fields"
- Each field tells processor something about instruction
- We could define different fields for each instruction, but RISC-V seeks simplicity, so define six basic types of instruction formats:
  - R-format for register-register arithmetic operations
  - I-format for register-immediate arithmetic operations and loads
  - S-format for stores
  - B-format for branches (minor variant of S-format)
  - U-format for 20-bit upper immediate instructions
  - J-format for jumps (minor variant of U-format)





## R-Format Layout



#### **R-Format Instruction Layout**



- 32-bit instruction word divided into six fields of varying numbers of bits each: 7+5+5+3+5+7 = 32
- Examples
  - opcode is a 7-bit field that lives in bits 6-0 of the instruction
  - **rs2** is a 5-bit field that lives in bits 24-20 of the instruction







#### R-Format Instructions opcode/funct Fields



- opcode: partially specifies what instruction it is
  - Note: This field is equal to 0110011<sub>two</sub> for all R-Format register-register arithmetic instructions
- funct7+funct3: combined with opcode, these two fields describe what operation to perform
- Question: You have been professing simplicity, so why aren't opcode and funct7 and funct3 a single 17bit field?
  - We'll answer this later







#### R-Format Instructions Register Specifiers



- <u>rs1</u> (Source Register #1): specifies register containing first operand
- <u>rs2</u>: specifies second register operand
- <u>rd</u> (Destination Register): specifies register which will receive result of computation
- Each register field holds a 5-bit unsigned integer (0-31)
   corresponding to a register number (x0-x31)







#### R-Format Example

RISC-V Assembly Instruction:

add x18,x19,x10









#### Your Turn

- What is correct encoding of add x4, x3, x2?
  - 1) 4021 8233<sub>hex</sub>
  - 2) 0021 82b3<sub>hex</sub>
  - 3) 4021 82b3<sub>hex</sub>
  - 4) 0021 8233<sub>hex</sub>
  - 5) 0021 8234<sub>hex</sub>

| 31 25   | 24 20 | 19 15 | 14 12 | 11 / | 6 0     |
|---------|-------|-------|-------|------|---------|
| 0000000 | rs2   | rs1   | 000   | rd   | 0110011 |
| 0100000 | rs2   | rs1   | 000   | rd   | 0110011 |
| 0000000 | rs2   | rs1   | 100   | rd   | 0110011 |
| 0000000 | rs2   | rs1   | 110   | rd   | 0110011 |
| 0000000 | rs2   | rs1   | 111   | rd   | 0110011 |



add

sub

xor

and

or



#### **All RV32 R-format Instructions**

| ad | 0110011 | rd | 000 | rs1 | rs2 | 0000000 |
|----|---------|----|-----|-----|-----|---------|
| su | 0110011 | rd | 000 | rs1 | rs2 | 0100000 |
| sl | 0110011 | rd | 001 | rs1 | rs2 | 0000000 |
| sl | 0110011 | rd | 010 | rs1 | rs2 | 0000000 |
| sl | 0110011 | rd | 011 | rs1 | rs2 | 0000000 |
| xo | 0110011 | rd | 100 | rs1 | rs2 | 0000000 |
| sr | 0110011 | rd | 101 | rs1 | rs2 | 0000000 |
| sr | 0110011 | rd | 101 | rs1 | rs2 | 0100000 |
| or | 0110011 | rd | 110 | rs1 | rs2 | 0000000 |
| an | 0110011 | rd | 111 | rs1 | rs2 | 0000000 |
|    |         |    |     |     |     |         |

Different encoding in funct7 + funct3 selects different operations Can you spot two new instructions?



# I-Format Layout



#### **I-Format Instructions**

- What about instructions with immediates?
  - Compare:
    - add rd, rs1, rs2
    - addi rd, rs1, imm
  - 5-bit field only represents numbers up to the value 31: immediates may be much larger than this
  - Ideally, RISC-V would have only one instruction format (for simplicity): unfortunately, we need to compromise
- Define new instruction format that is mostly consistent with R-format
  - Notice if instruction has immediate, then uses at most 2 registers (one source, one destination)







#### **I-Format Instruction Layout**

| 31  |       | 25    | 24      | 20 | 19 |     | 15 | 14 | 12    | 11 |    | 7 ( | 6      | 0 |
|-----|-------|-------|---------|----|----|-----|----|----|-------|----|----|-----|--------|---|
| fun | ctrin | n [ ] | .1:9\$2 | 2  |    | rs1 |    | f  | unct3 |    | rd |     | opcode |   |
|     | 7     | 1     | 2 5     |    |    | 5   |    |    | 3     |    | 5  |     | 7      |   |

- Only one field is different from R-format, rs2 and funct7 replaced by 12-bit signed immediate, imm[11:0]
- Remaining fields (rs1, funct3, rd, opcode) same as before
- imm[11:0] can hold values in range [-2048<sub>ten</sub>, +2047<sub>ten</sub>]
- Immediate is always sign-extended to 32-bits before use in an arithmetic operation
- We'll later see how to handle immediates > 12 bits







#### **I-Format Example**

RISC-V Assembly Instruction:

addi 
$$x15, x1, -50$$

| 31        | 2019 15 | 14 12  | 11 | 76     | 0 |
|-----------|---------|--------|----|--------|---|
| imm[11:0] | rs1     | funct3 | rd | opcode |   |
| 12        | 5       | 3      | 5  | 7      |   |









#### **All RV32 I-format Arithmetic Instructions**

| imm[11                 | L:0]  | rs1 | 000 | rd | 0010011 | addi  |
|------------------------|-------|-----|-----|----|---------|-------|
| imm[11                 | L:0]  | rs1 | 010 | rd | 0010011 | slti  |
| imm[11                 | L:0]  | rs1 | 011 | rd | 0010011 | sltiu |
| imm[11                 | L:0]  | rs1 | 100 | rd | 0010011 | xori  |
| imm[11                 | L:0]  | rs1 | 110 | rd | 0010011 | ori   |
| imm[11                 | L:0]  | rs1 | 111 | rd | 0010011 | andi  |
| 0000000                | shamt | rs1 | 001 | rd | 0010011 | slli  |
| 0 <mark>0</mark> 00000 | shamt | rs1 | 101 | rd | 0010011 | srli  |
| 0100000                | shamt | rs1 | 101 | rd | 0010011 | srai  |

One of the higher-order immediate bits is used to distinguish "shift right logical" (SRLI) from "shift right arithmetic" (SRAI)

"Shift-by-immediate" instructions only use lower 5 bits of the immediate value for shift amount (can only shift by 0-31 bit positions)



### RISC-V Loads



#### Load Instructions are also I-Type



- The 12-bit signed immediate is added to the base address in register rs1 to form the memory address
  - This is very similar to the add-immediate operation but used to create address not to create final result
- The value loaded from memory is stored in register rd







#### **I-Format Load Example**

RISC-V Assembly Instruction:

 $1w \times 14, 8(x2)$ 

| 31 |             | 2019 | 1514 | 1211 | 7    | 7 6    | 0 |
|----|-------------|------|------|------|------|--------|---|
|    | imm[11:0]   | rsl  | fur  | ict3 | rd   | opcode |   |
|    | 12          | 5    |      | 3    | 5    | 7      |   |
|    | offset[11:0 | ] ba | se w | idth | dest | LOAD   |   |









#### All RV32 Load Instructions

| imm[11:0] | rs1 | 000 | rd | 0000011 | 1b  |
|-----------|-----|-----|----|---------|-----|
| imm[11:0] | rs1 | 001 | rd | 0000011 | 1h  |
| imm[11:0] | rs1 | 010 | rd | 0000011 | lw  |
| imm[11:0] | rs1 | 100 | rd | 0000011 | lbu |
| imm[11:0] | rs1 | 101 | rd | 0000011 | lhu |

lbu is "load unsigned byte"

funct3 field encodes size and 'signedness' of load data

- 1h is "load halfword", which loads 16 bits (2 bytes) and signextends to fill destination 32-bit register
- lhu is "load unsigned halfword", which zero-extends 16 bits to fill destination 32-bit register
- There is no 'lwu' in RV32, because there is no sign/zero extension needed when copying 32 bits from a memory location into a

32- bit register



# S-Format Layout



#### **S-Format Used for Stores**



- Store needs to read two registers, rs1 for base memory address, and rs2 for data to be stored, as well immediate offset!
- Can't have both rs2 and immediate in same place as other instructions!
- Note that stores don't write a value to the register file, no rd!
- RISC-V design decision is to move low 5 bits of immediate to where rd field was in other instructions – keep rs1/rs2 fields in same place
  - Register names more critical than immediate bits in hardware design







#### S-Format Example

RISC-V Assembly Instruction:

```
sw x14, 8(x2)
         25 24
                  2019
                          1514
                                   1211
                                             76
31
                             funct3 imm[4:0] opcode
Imm[11:5]
             rs2
                      rs1
                       5
                                3
                                         5
               5
                            width offset[4:0]
                                                 STORE
                     base
offset[11:5]
              src
 000000
                     00010
                                               0100011
            01110
                               010
                                       01000
offset[11:5]
                                   offset[4:0]
                                                STORE
     =0
             rs2=14
                      rs1=2
                               SW
                               combined 12-bit offset = 8
        000000
                      01000
```



#### **All RV32 Store Instructions**

Store byte, halfword, word

| Imm[11:5] | rs2 | rs1 | 000 | imm[4:0] | 0100011 |
|-----------|-----|-----|-----|----------|---------|
| Imm[11:5] | rs2 | rs1 | 001 | imm[4:0] | 0100011 |
| Imm[11:5] | rs2 | rs1 | 010 | imm[4:0] | 0100011 |

SW

sb

sh

width





## B-Format Layout



#### **RISC-V Conditional Branches**

- E.g., beq x1, x2, Label
- Branches read two registers but don't write to a register (similar to stores)
- How to encode label, i.e., where to branch to?







#### **Branching Instruction Usage**

- Branches typically used for loops (if-else, while, for)
  - Loops are generally small (< 50 instructions)</li>
  - Function calls and unconditional jumps handled with jump instructions (J-Format)
- Recall: Instructions stored in a localized area of memory (Code/Text)
  - Largest branch distance limited by size of code
  - Address of current instruction stored in the program counter (PC)







#### **PC-Relative Addressing**

- PC-Relative Addressing: Use the immediate field as a two's-complement offset to PC
  - Branches generally change the PC by a small amount
  - $^{\Box}$  Can specify  $\pm$  2<sup>11</sup> 'unit' addresses from the PC
  - (We will see in a bit that we can encode 12-bit offsets as immediates)
- Why not use byte as a unit of offset from PC?
  - Because instructions are 32-bits (4-bytes)
  - We don't branch into middle of instruction







#### **Scaling Branch Offset**

- One idea: To improve the reach of a single branch instruction, multiply the offset by four bytes before adding to PC
- This would allow one branch instruction to reach ± 2<sup>11</sup> × 32-bit instructions either side of PC
  - Four times greater reach than using byte offset







#### **Branch Calculation**

If we don't take the branch:

```
PC = PC + 4 (i.e., next instruction)
```

If we do take the branch:

- Observations:
  - immediate is number of instructions to jump (remember, specifies words) either forward (+) or backwards (-)





#### RISC-V Feature, n × 16-bit Instructions

- Extensions to RISC-V base ISA support 16-bit compressed instructions and also variable-length instructions that are multiples of 16-bits in length
- To enable this, RISC-V scales the branch offset by 2 bytes even when there are no 16-bit instructions
- Reduces branch reach by half and means that ½ of possible targets will be errors on RISC-V processors that only support 32-bit instructions (as used in this class)
- RISC-V conditional branches can only reach ± 2<sup>10</sup>
   × 32-bit instructions on either side of PC







#### **RISC-V B-Format for Branches**



- B-format is mostly same as S-Format, with two register sources (rs1/rs2) and a 12-bit immediate imm[12:1]
- But now immediate represents values
   -4096 to +4094 in 2-byte increments
- The 12 immediate bits encode even 13-bit signed byte offsets (lowest bit of offset is always zero, so no need to store it)







#### Branch Example, Determine Offset

RISC-V Code:

Loop: beq x19,x10,End

add x18,x18,x10

addi x19,x19,-1

j Loop

End: # target instruction

Count instructions

from branch

2

3

4

- Branch offset =
  - $4 \times 32$ -bit instructions = 16 bytes
- (Branch with offset of 0, branches to itself)









#### Branch Example, Determine Offset











# Branch Example, Determine Offset











#### **RISC-V Immediate Encoding**



immediate between S and B
RISC-V (41)

Garcia, Nikolić

BY NC SA



#### **Branch Example, Complete Encoding**

```
x19, x10, offset = 16 bytes
          beq
                13-bit immediate, imm[12:0], with value 16
                                         imm[0] discarded,
                     000000010000-
                                          always zero
imm[12]
                                           imm[11]
   000000
            01010
                     10011
                                      1000
                                                1100011
                               000
 imm[10:5] rs2=10
                     rs1=19
                               BEQ imm[4:1]
                                                 BRANCH
```







# All RISC-V Branch Instructions

| imm[12 10:5] | rs2 | rs1 | 000 | imm[4:1 11] | 1100011 | beq  |
|--------------|-----|-----|-----|-------------|---------|------|
| imm[12 10:5] | rs2 | rs1 | 001 | imm[4:1 11] | 1100011 | bne  |
| imm[12 10:5] | rs2 | rs1 | 100 | imm[4:1 11] | 1100011 | blt  |
| imm[12 10:5] | rs2 | rs1 | 101 | imm[4:1 11] | 1100011 | bge  |
| imm[12 10:5] | rs2 | rs1 | 110 | imm[4:1 11] | 1100011 | bltu |
| imm[12 10:5] | rs2 | rs1 | 111 | imm[4:1 11] | 1100011 | bgeu |





# Long Immediates



# **Questions on PC-addressing**

- Does the value in branch immediate field change if we move the code?
  - If moving individual lines of code, then yes
  - If moving all of code, then no ('position-independent code')
- What do we do if destination is > 2<sup>10</sup> instructions away from branch?
  - Other instructions save us







# **Questions on PC-addressing**

- Does the value in branch immediate field change if we move the code?
  - If moving individual lines of code, then yes
  - If moving all of code, then no ('position-independent code')
- What do we do if destination is > 2<sup>10</sup> instructions away from branch?
  - Other instructions save us







#### **U-Format for "Upper Immediate" Instructions**



- Has 20-bit immediate in upper 20 bits of 32-bit instruction word
- One destination register, rd
- Used for two instructions
  - lui Load Upper Immediate
  - auipc Add Upper Immediate to PC







### **LUI to Create Long Immediates**

- LUI writes the upper 20 bits of the destination with the immediate value, and clears the lower 12 bits.
- Together with an addi to set low 12 bits, can create any 32-bit value in a register using two instructions (lui/addi).

```
lui x10, 0x87654 # x10 = 0x87654000 addi x10, x10, 0x321 # x10 = 0x87654321
```





#### **One Corner Case**

How to set **0xDEADBEEF**?

```
lui x10, 0xDEADB \# x10 = 0xDEADB000
addi x10, x10, 0xEEF \# x10 = 0xDEADAEEF
```

**addi**12-bit immediate is always sign-extended, if top bit is set, will subtract -1 from upper 20 bits







#### Solution

How to set **0xDEADBEEF**?

LUI 
$$\times 10$$
,  $0 \times DEADC$  #  $\times 10 = 0 \times DEADC000$ 

Pre-increment value placed in upper 20 bits, if sign bit will be set on immediate in lower 12 bits.

Assembler pseudo-op handles all of this:







#### **AUIPC**

- Adds upper immediate value to PC and places result in destination register
- Used for PC-relative addressing

```
Label: AUIPC x10, 0 # Puts address of # Label in x10
```





# J-Format



#### J-Format for Jump Instructions



- jal saves PC+4 in register rd (the return address)
  - Assembler "j" jump is pseudo-instruction, uses JAL but sets
     rd=x0 to discard return address
- Set PC = PC + offset (PC-relative jump)
- Target somewhere within  $\pm 2^{19}$  locations, 2 bytes apart
  - □ ±2<sup>18</sup> 32-bit instructions
- Immediate encoding optimized similarly to branch instruction to reduce hardware cost







#### **Uses of JAL**

```
# j pseudo-instruction
j Label = jal x0, Label # Discard return
address
```

```
# Call function within 2<sup>18</sup> instructions of PC jal ra, FuncName
```







#### JALR Instruction (I-Format)



- jalr rd, rs, immediate
  - Writes PC+4 to rd (return address)
  - □ Sets PC = rs + immediate
  - Uses same immediates as arithmetic and loads
    - no multiplication by 2 bytes
    - In contrast to branches and jal







#### **Uses of JALR**

```
# ret and jr psuedo-instructions
ret = jr ra = jalr x0, ra, 0
# Call function at any 32-bit absolute
address
lui x1, <hi20bits>
jalr ra, x1, <lo12bits>
# Jump PC-relative with 32-bit offset
auipc x1, <hi20bits>
jalr x0, x1, <lo12bits>
```





# "And In Conclusion..."



# **Summary of RISC-V Instruction Formats**

| 31 30 25         | 24 21 20 | 19 15 | 14 12  | 8 11 8 7    | 6 0    |        |
|------------------|----------|-------|--------|-------------|--------|--------|
| funct7           | rs2      | rs1   | funct3 | rd          | opcode | R-type |
| imm[11:0]        |          | rs1   | funct3 | rd          | opcode | I-type |
| imm[11:5]        | rs2      | rs1   | funct3 | imm[4:0]    | opcode | S-type |
| imm[12 10:5]     | rs2      | rs1   | funct3 | imm[4:1 11] | opcode | B-type |
|                  | imm[3    | rd    | opcode | U-type      |        |        |
| imm[20 10:1 11]] |          |       | 19:12] | rd          | opcode | J-type |







### Complete RV32I ISA!







Garcia, Nikolić