Dr. M. S. Sheshgiri Campus, Belagavi

## Department of Electronics & Communication Engineering

# Architecture Design of Integrated Circuit 23EECE302

## **Course project**

# " DESIGN OF 32-BIT MULTIPLIER USING COMMON SUB EXPRESSION ELEMINATION AND SHIFT AND ADD METHOD"

#### Submitted by:

| Sl.No. | Name           | SRN          | Signature |
|--------|----------------|--------------|-----------|
| 1      | ROHIT SHEKADAR | 02FE21BEC076 |           |
| 2      | ALEENA MULLA   | 02FE21BEC006 |           |

Submitted for the partial fulfillment of the course

Mentored by:

Dr. Kunjan D. Shinde

Assistant Professor, Dept. of E&CE,

KLE Technological University, Dr. M S Sheshgiri Campus, Belagavi.

Academic Year 2023-24

#### **Contents**

- 1. Problem Statement
- 2. Introduction
- 3. Objectives & Methodology
- 4. Design/ Architectures
- 5. Results and Discussions
  - a. Simulation Results
  - b. Comparative Analysis
  - c. Implementation
- 6. Advantages and Applications
- 7. Conclusion
- 8. References

#### 1. Problem Statement

To design and implement 32-bit multiplier using Common Subexpression Elimination (CSE) and shift and add method.

#### 2. Introduction

In the realm of digital design, multiplication is a fundamental operation with widespread applications ranging from signal processing to cryptography. Efficient multiplication circuits are essential for optimizing performance and reducing resource utilization in digital systems. In this context, the utilization of sub-expression elimination and shift-and-add methods offers a promising approach to design compact and high-speed multipliers.

**Sub-expression Elimination:** Sub-expression elimination is a technique employed to reduce redundancy in computation by identifying and reusing common sub-expressions. In the context of multiplier design, this technique involves recognizing repetitive calculations within the multiplication process and replacing them with references to previously computed results. By eliminating redundant calculations, sub-expression elimination reduces both the critical path delay and the overall complexity of the multiplier circuit.

**Shift-and-Add Method:** The shift-and-add method, also known as the shift-and-multiply method, is a classic technique for implementing multiplication in binary arithmetic. This method leverages the properties of binary representation, where multiplication by a power of 2 can be efficiently achieved through left-shifting and addition operations. In the context of a 32-bit multiplier, the shift-and-add method involves iteratively shifting the multiplicand and accumulating the partial products based on the bits of the multiplier.

**Design Overview:** The design of a 32-bit multiplier using sub-expression elimination and the shift-and-add method integrates these two techniques to achieve a balance between performance, area efficiency, and power consumption. The multiplier circuit is partitioned into stages, each responsible for specific sub-expressions of the multiplication operation. Through careful analysis and optimization, common sub-expressions are identified and computed only once, reducing redundancy and enhancing efficiency.

#### **Key Components:**

- 1. **Multiplier Core:** This component encompasses the main logic for generating partial products and accumulating them to obtain the final result. It includes sub-expression elimination logic to identify and eliminate redundant calculations.
- 2. **Shifters:** Shifters are utilized to perform left shifts on the multiplicand based on the bits of the multiplier. They facilitate the shift-and-add operation central to the multiplication process.
- 3. **Adders:** Adders are employed to accumulate the partial products generated at each stage of the multiplication. Depending on the design strategy, different types of adders such as carry-save adders or Wallace trees may be employed to optimize performance and area efficiency.

## 3. Objectives & Methodology:

### **Objectives:**

- Develop a high-performance 32-bit multiplier using CSE and shift & add method.
- Minimize redundancy and complexity in computation.
- Optimize for speed and area efficiency.

## Methodology:

#### 1. Sub-expression Elimination:

- o Identify and eliminate redundant calculations.
- o Partition multiplier into stages for efficient computation.

#### 2. Shift-and-Add Method:

- Utilize binary arithmetic's properties for efficient multiplication.
- o Employ shifters for multiplicand manipulation and adders for result accumulation.

#### 3. Integrated Design Approach:

- o Combine sub-expression elimination with shift-and-add method.
- o Design multiplier in stages, each handling specific computation tasks.
- Optimize logic for minimal critical path delay and resource utilization.

By integrating these methods, the design aims to achieve a high-speed, area-efficient 32-bit multiplier suitable for various digital applications.

## 4. Design/ Architecture



The given 32-bit multiplier design utilizes a shift-and-add method with a form of Common Sub-expression Elimination (CSE) to optimize the multiplication process. The CSE-like optimization in this context refers to minimizing redundant shifts and additions by performing operations only when necessary.

#### Key Components of the Design

## 1. Inputs and Outputs:

- a: 32-bit multiplicand.
- b: 32-bit multiplier.
- product: 64-bit output product of the multiplication.

#### 2. Internal Registers:

- temp\_a: 64-bit register that holds the shifted multiplicand.
- temp product: 64-bit register that accumulates the intermediate and final product.
- i: Loop index used for iteration.

#### Architecture and Operation

#### 1. **Initialization**:

- temp\_a is initialized by concatenating the 32-bit multiplicand a with 32 zeros on the left, making it a 64-bit value. This allows for shifting a during the multiplication process.
- temp\_product is initialized to zero, as it will accumulate the results of the multiplication.

#### 2. Shift-and-Add Method with CSE Optimization:

- The multiplier uses a for loop to iterate over each bit of the multiplier b, from the least significant bit (LSB) to the most significant bit (MSB).
- For each bit position i in b:
  - The code checks if the i-th bit of b is 1. This is done using the condition if (b[i] == 1'b1).
  - If the i-th bit of b is 1, temp\_a is left-shifted by i positions (temp\_a << i), and the result is added to temp\_product.
  - This effectively adds a multiplied by 2<sup>i</sup> to temp\_product, only when the corresponding bit in b is 1.

#### 3. Final Product:

- After completing all iterations, temp\_product contains the final result of the multiplication of a and b.
- The value of temp\_product is assigned to the output product.

#### **Detailed Walkthrough of an Example**

#### 1. Initialization:

#### 2. Iteration Over Each Bit of b:

- $0 \quad i = 0$ :
  - b[0] is 0, so no addition occurs.
- $\circ$  i = 1:
- $\circ$  i = 2:
- $\circ$  i = 3 to 31:
  - All remaining bits of b are 0, so no further additions occur.

#### 3. Final Product:

- $\circ$  Thus, product = 18.

The control flow of this 32-bit multiplier with CSE optimization revolves around efficiently iterating through the bits of the multiplier, conditionally performing shifts and additions to accumulate the final product. The combination of these steps results in a clear, optimized process that minimizes unnecessary operations, embodying the principles of CSE within the constraints of the shift-and-add multiplication method.

#### 5. Results and Discussions



#### a. Simulation Results

The simulation waveform shows the output of the constant multiplier for various input values over time. The signal `a[31:0]` represents the input to the multiplier, and `product[63:0]` represents the result of the multiplication by the constant 127. The inputs are tested sequentially with the values 0, 1, 10, 100, 1000, and 123456. Each input is shifted left to generate partial products, represented by `a\_shift[i][31:0]`, which are then summed to obtain the final product.

For instance, when `a` is 1, the product is correctly calculated as 127. Similarly, for `a` as 10, the product is 1270. The results for higher values like 100, 1000, and 123456 are correctly computed as 12700, 127000, and 15678712, respectively. Each step shows the intermediate shifts and additions confirming that the multiplier correctly handles the input values and generates the expected products. The partial products `a\_shift[i]` illustrate the bitwise shifts corresponding to the multiplication process, validating the functionality and correctness of the multiplier design.

## **b.** Comparative Analysis

Comparing a 32-bit multiplier using the shift-and-add method with Common Sub-expression Elimination (CSE) and one that uses a Carry Look-Ahead Adder (CLA) as the adder block:

| Feature                      | Shift-and-Add with CSE                 | Carry Look-Ahead Adder<br>(CLA)  |  |
|------------------------------|----------------------------------------|----------------------------------|--|
| Multiplication Technique     | Shift-and-Add Method                   | Parallel Multiplication          |  |
| Adder Type                   | Ripple Carry Adder (RCA)               | Carry Look-Ahead Adder (CLA)     |  |
| Speed/Performance            | Faster                                 | Slower in few cases              |  |
| Area/Complexity              | Simpler                                | More complex                     |  |
| Latency                      | Lower                                  | Higher                           |  |
| Power Consumption            | Generally lower                        | Generally higher                 |  |
| Optimization (CSE)           | Reduces redundant operations           | Not typically optimized with CSE |  |
| Implementation<br>Complexity | Simpler                                | More complex                     |  |
| Use Case                     | Low-power, area-sensitive applications | High-speed applications          |  |

#### Here are some comparisons that were found during implementations:

## Delay comparison

Fig 1: Max delay of CSE multiplier

Fig 2: Max delay of multiplier using CLA block

The report details the maximum delay path for the constant shift-and-add (CSE) multiplier, indicating a total data path delay of 15.220 ns, with 5.115 ns attributed to logic delay (33.604%) and 10.105 ns to routing delay (66.396%). The source is `a[1]` (input port), and the destination is `product[32]` (output port), evaluated at the slow process corner for worst-case analysis. The path comprises 12 logic levels, including 7 stages of `CARRY4` (carry look-ahead adders), 2 stages of 3-input LUTs, 1 stage of 4-input LUT, and 1 input buffer stage, indicating efficient arithmetic processing but significant routing overhead. The infinite slack suggests no timing violations, ensuring the design meets required performance criteria.

#### Power consumption comparison



Fig 3: Power consumption of multiplier using CLA blocks



Fig 4: Power consumption of multiplier using CSE

Clearly, we can observe that the power consumed by multiplier implemented using CLA is much higher than the CSE multiplier because the latter reduces the redundant operations minimizing the overall delay.

## c. Implementation



Fig 5 : Device schematic of CSE multiplier



Fig 6: Device schematic of CLA used multiplier

• The blue highlighted blocks represent the LUTs and the resource blocks used in the process that were captured during implementation phase.

And finally we can comapare for the utilization of slice LUTs of both the designs discussed above



Fig 7: Resource utilization of CSE multiplier



Fig 8 : Resource utilization of multiplier with CLA.

## 6. Explanation

While the Carry Look-Ahead Adder (CLA) multiplier is often lauded for its speed, it's essential to highlight that the shift-and-add method with Common Sub-expression Elimination (CSE) can also be optimized for high-speed applications, providing a compelling alternative under certain conditions.

The **shift-and-add method with CSE** involves iteratively shifting and adding the multiplicand based on the bits of the multiplier. The key advantage here is the use of CSE, which significantly reduces redundant operations and optimizes the addition process. By eliminating unnecessary calculations, the CSE approach can achieve a considerable boost in performance. Additionally, this method can be further optimized by implementing more sophisticated techniques like pipelining or parallel processing within the shift-and-add framework, significantly enhancing its speed.

- **Parallel Processing**: By incorporating parallel processing elements, multiple bits can be processed simultaneously, significantly speeding up the multiplication process.
- **Pipelining**: Implementing pipelining allows different stages of the multiplication process to be executed in parallel, effectively increasing throughput and reducing latency.

## 7. Advantages and Applications:

## **Advantages:**

#### a) Improved Efficiency:

- Reducing redundant computations means that the processor or system performs only necessary operations, avoiding unnecessary repetitions or wasteful calculations.
- This efficiency improvement can come from various optimizations, such as algorithmic improvements, caching mechanisms, or pipelining techniques.
- By streamlining processes, the system can accomplish tasks more quickly and with fewer resources, making it more efficient overall.

#### b) Compact Design:

- Minimizing circuit complexity is essential for several reasons. It reduces the physical size of the chip, allowing for more components to fit in a smaller space.
- Smaller circuitry also generally means less power consumption and heat generation, as shorter pathways result in less resistance and capacitance, and hence, less energy loss.
- Compact designs are particularly valuable in applications where space is limited, such as in mobile devices or wearable technology.

#### c) Faster Operation:

- Optimized logic and reduced critical path delay mean that the time taken for multiplication operations is minimized.
- Critical path delay refers to the longest path in a digital circuit, which determines the maximum frequency at which the circuit can operate reliably.
- By reducing this delay, the multiplier can operate at higher clock speeds, leading to faster overall performance.

#### d) Lower Power Consumption:

- Efficient utilization of resources means that the processor or system requires less power to perform its tasks.
- This efficiency can be achieved through various means, such as reducing unnecessary operations, optimizing algorithms, or implementing power-saving techniques like dynamic voltage and frequency scaling (DVFS) or clock gating.

Performance enhancement of 32-bit multiplier using CSE and shift & add

- Lower power consumption is crucial for battery-powered devices, where extending battery life is a priority.

## **Applications:**

#### a) Digital Signal Processing (DSP):

 DSP involves manipulating digital signals to extract useful information or enhance signal quality. High-speed multiplication is crucial for operations like filtering, convolution, and modulation, which are fundamental in DSP applications like audio processing, image processing, and telecommunications.

#### b). Cryptography:

Multiplication is a fundamental operation in many cryptographic algorithms, including RSA
(Rivest-Shamir-Adleman) and ECC (Elliptic Curve Cryptography). These algorithms rely
heavily on efficient multiplication for tasks such as key generation, encryption, and digital
signatures.

#### c). Graphics Processing:

- In graphics processing units (GPUs) and rendering pipelines, efficient multiplication accelerates matrix operations, such as transformations and lighting calculations. These operations are essential for rendering realistic 3D graphics in applications like gaming, computer-aided design (CAD), and virtual reality.

#### d) Communication Systems:

- In wireless communication systems, multiplication is essential for tasks like channel equalization, error correction coding, and modulation/demodulation. Efficient multiplication contributes to faster and more reliable data transmission in applications such as Wi-Fi, cellular networks, and satellite communication.

## e) Embedded Systems:

- Embedded systems often operate in resource-constrained environments, such as microcontrollers with limited processing power and memory. Compact, efficient multipliers are valuable in such systems for tasks like sensor data processing, control algorithms, and communication protocols, enabling efficient utilization of available resources.

#### 8. Conclusion:

The design of a 32-bit multiplier utilizing sub-expression elimination and the shift-and-add method presents a compelling solution for achieving high-performance multiplication in digital systems. By strategically combining these techniques, the design achieves several significant advantages.

Efficiency is greatly improved through the elimination of redundant calculations, leading to a reduction in complexity and enhanced overall performance. This efficiency extends to the design's compactness, as the minimized circuit complexity results in smaller chip area utilization.

Moreover, the integrated design approach ensures not only faster operation due to optimized logic and reduced critical path delay, making the multiplier suitable for a wide range of applications.

In conclusion, the designed multiplier stands as a testament to the effectiveness of leveraging sub-expression elimination and the shift-and-add method in achieving efficient, high-speed multiplication, with potential applications spanning digital signal processing, cryptography, graphics processing, communication systems, and embedded systems.

#### 9. References

- [1] Kawahito, Shoji & Kameyama, Michitaka & Higuchi, Tatsuo & Yamada, Haruyasu. (1988). A 32 X 32-bit Multiplier Using Multiple-valued Mos Current-Mode Circuits. Solid-State Circuits, IEEE Journal of. 23. 124 132. 10.1109/4.268.
- [2] Mahesh, R. and Vinod A. P. (2010) "New Reconfigurable Architectures for Implementing FIR Filters with Low Complexity", computer-aided design of integrated circuits and systems, Vol. 29, No. 2.
- [3] Indhumaraghathavalli, V & S., Rajan. (2016). Digital Signal Processing Applications using Multiplier Technique in Fixed Point Arithmetic. International Journal of Science and Research (IJSR). 5. 993-996.
- [4] Tirumala, Mohan. (2017). Vertical-Horizontal Binary Common Sub-Expression Elimination for Reconfigurable Transposed Form FIR Filter. International Journal for Research in Applied Science and Engineering Technology. V. 1276-1280. 10.22214/ijraset.2017.8181.