# Week 2 Part1: SoC Fundamentals & The BabySoC Learning Model

### 1. What is a System-on-Chip (SoC)?

A System-on-Chip (SoC) is essentially a complete electronic system integrated onto a single piece of silicon. Instead of building a computer or device from multiple discrete chips—a separate CPU, memory chips, and various controllers—an SoC combines all these core components into one. This high level of integration is what powers the modern world of compact, efficient, and powerful devices.

Think of a smartphone. It needs a brain to compute (CPU), a component to handle graphics (GPU), memory to run apps (RAM), and ways to connect to Wi-Fi, Bluetooth, and cellular networks. In a traditional PC, these might be separate cards and chips on a motherboard. In an SoC, they are all fabricated together as a single unit. This approach is fundamental to devices where space, power consumption, and cost are critical constraints, such as mobile phones, tablets, IoT sensors, and wearables.

#### 2. Core Components of a Typical SoC

While the specific components vary, a typical SoC is built around several key building blocks:

- **CPU (Central Processing Unit):** This is the "brain" of the SoC, responsible for executing instructions and controlling the other components. In complex SoCs, there might be multiple CPU cores.
- **Memory:** This includes both volatile memory (like RAM for temporary data storage while the system is running) and non-volatile memory (like Flash or ROM for storing the boot code and firmware).
- **Peripherals:** These are the interfaces that allow the SoC to communicate with the outside world. Examples include UART (serial communication), SPI, I<sup>2</sup>C, USB controllers, and Ethernet controllers.
- Interconnect: This is the internal "highway system" of the SoC. It is a network of buses (e.g., AXI, AHB) that allows the CPU, memory, and all peripherals to transfer data between each other efficiently and without conflict.

#### 3. BabySoC: A Simplified Model for Learning

The **BabySoC** project is a brilliant, stripped-down embodiment of SoC principles, designed specifically for education. It takes the vast and complex concept of a commercial SoC and distills it into its most fundamental parts, making it an ideal learning vehicle.

The BabySoC is built around three key open-source IP cores:

- 1. **RVMYTH (The CPU):** This is a simple, RISC-V based microprocessor core. It acts as the brain of the BabySoC, executing programs and managing data.
- 2. **PLL (The Clock Manager):** The Phase-Locked Loop generates a stable and synchronized clock signal for the entire system. It ensures that the RVMYTH core and the DAC operate in harmony, which is a critical concept in digital design.

3. **DAC (The Interface to the Real World):** The 10-bit Digital-to-Analog Converter is what makes the BabySoC particularly interesting. It takes digital values processed by the RVMYTH and converts them into an analog voltage. This simple act of conversion is the foundation for interacting with analog devices like speakers or displays, turning abstract digital code into real-world signals like audio or video.

By integrating just these three components, the BabySoC perfectly illustrates the core SoC paradigm: a processor, a support IP for system management (PLL), and a peripheral for I/O (DAC), all connected on a single chip.

## 4. The Role of Functional Modelling in the Design Flow

Before committing a design to silicon—a process that is expensive and time-consuming—it is crucial to verify that the system works as intended. This is where **functional modelling** comes in.

Functional modelling is a simulation-based stage where the described behavior (the "function") of the SoC is tested using software tools like Icarus Verilog and GTKWave. At this stage, we are not yet concerned with timing delays or the physical layout of the transistors (that comes later in RTL and physical design). The primary goal is to answer the question: "Does my design do what it's supposed to do logically?"

For the BabySoC, this involves:

- Writing a program for the RVMYTH core to generate a specific sequence of digital values.
- Simulating the entire system: the RVMYTH runs the program, sends data to the DAC model, and the DAC model converts it.
- Using GTKWave to observe the waveforms of the internal signals (clocks, data buses, control signals) to ensure everything is operating correctly. For instance, we can check if the PLL is generating the right clock frequency and if the DAC output is creating the expected analog waveform.

Only after the functional model is thoroughly verified and proven correct do we proceed to the more complex stages of RTL synthesis and physical design. This upfront verification saves immense resources by catching logical errors early in the design cycle.

# Conclusion

Understanding SoCs is key to understanding modern electronics. The BabySoC project serves as a perfect bridge between theory and practice. By deconstructing a commercial SoC into its fundamental components and emphasizing the importance of functional verification, it provides a hands-on, accessible platform to grasp the principles of integrated system design, digital-to-analog conversion, and the rigorous development workflow required to build complex chips.