http://www.aedvices.com



# Training on IP & SoC Functional Verification Methodology Using UVM

# LAB Random Variable Constraint Programming

## **Objectives**

This lab goes through the concept of random variables and constraints. It shows how random variables are created and how they interact together using constraints. The lab will show how random variables can be used to generate input stimulus for test purposes.

### Introduction

In constraint programming, the relations between variables are stated in the form of constraints. Constraints do not specify a step or a sequence of steps to execute, but they rather define the properties of the solution which needs to be found.

Constraints are used in verification to declare valid states of test inputs and the randomization is used to generate tests amongst the valid states.

SystemVerilog provides the variable modifier "rand" to declare a random variable and the block construct "constraint *name* { *boolean\_expressions*; } " to declare constraints such as in the following example:

# **Global Explanation**

The lab contains the following files

| lab.sv           | Includes all others.                         |
|------------------|----------------------------------------------|
| tb.sv            | Simple testbench driving clocks and reset    |
| lab_verif_pkg.sv | Defines the main transactions to be used.    |
|                  | You will have to make the variables random.  |
| lab_prog.sv      | The main program.                            |
|                  | You will have to use transactions created in |
|                  | lab_verif_pkg                                |

To help us with this lab, we will keep the *driver* and *monitor* classes from the previous labs declared in the *project\_utils\_pkg*, as the transaction class (*addertTransactionBase*) that contains the necessary attributes including the action one that indicates whether the transaction is an access register (ACC) or a compute start (COMPUTE), the class implements also a method to print these attributes.

The two transaction classes are as following:

The lab\_verif\_pkg defines two transaction classes:

```
//Transaction Class
class transactionBase ;
  rand data_t addr;
    data_t data;
    direction_t dir;
    action_t action;
endclass
```

```
class adderTransaction extends transactionBase;
  // Address is in the range from 0 to 5
  constraint addr_range {
    addr inside {['h0:'h5]};
  }
  endclass
```

Lastly, the *base\_labseq* class, which is declared in the *lab\_program* scope, represents our sequence base, it is responsible to create the transaction vector. The other sequence posteriorly created should inherits from this one and provide a *body* method (Or another name of your preference) that will analyse in the sequence.

```
// Base Sequence Common Class
//-----
class base_labseq;
 adderTransactionBase trans[];
 int count;
 function new (int count = 10);
   this.count = count;
   this.create_trans();
 endfunction
 function void create_trans();
   $display($sformatf("count = %d",count));
   trans = new [count];
   foreach (trans[ii]) begin
     trans[ii] = new;
   end
  endfunction
endclass
```

### **Instructions**

Follow instructions given in "aedv\_training\_labs\_intructions\_for\_questa.pdf". Open the file

<SANDBOX>/labs-Xdays/labNN-systemverilog\_random\_generation /lab.sv Select

System Verilog

## Step 1 – Understand existing code

Open the file: <SANDBOX>/labs-Xdays/labNN- random\_generation/ project\_utils\_pkg.sv

#### Search for LAB-TODO-STEP-1

- Question:
  - What is the difference between addr and in\_data generation?
  - Why *in\_data* is always X?

## **Step 2 – Create random transactions**

Search for "LAB-TODO-STEP-2-a"

- a) Identify the declaration of the variable: *in\_data*.
- b) Add "rand" keyword in front of the variable "*in\_data*" Recompile the test and reload the simulation.
- c) Change the seed value & Reload the simulation again. Check the values that are generated.

Search for "LAB-TODO-STEP-2-b"

d) Add a constraint to specify the read only area, do not allow a write in this registers.

```
constraint read_only_area {
    addr inside {'h4, 'h5} -> dir == READ;
}
```

#### **Step 3 – Create sequences of random transactions**

- Open the file: <SANDBOX>/labs-Xdays/labNN- random\_generation/lab\_program.sv

Search for "LAB-TODO-STEP-3-a"

Replace the loop of transaction generation with the generation and driving of the "init sequence"

#### Search for "LAB-TODO-STEP-3-b"

- Analyse the body task, what does it do?
- What does the *with* keyword after the randomize do?

#### Search for "LAB-TODO-STEP-3-c"

- Create a list of incremental data writing transactions
  - The first transaction takes a random *in\_data* value.
  - Each following transaction takes the previous value plus 1 (*in\_data* + 1).
  - o For all transaction do a valid writing (action == ACC, dir == WRITE)
  - You may be inspired by the *init\_labseq*.

## Search for "LAB-TODO-STEP-3-d"

- Add a loop of 10 interaction to generate the previous sequence.
- You can draw on the *init\_seq* generation
- Re-compile and Re-run

## Extra Step – Create more complex sequences

#### Search for "LAB-TODO-STEP-EXTRA"

- Create a list of Random transactions
- Create a list of transactions with READ generation
  - The first transaction must be a COMPUTE one (action == COMPUTE)
  - All the remain transactions must be a reading
- Add a loop to generate randomly any of the previous sequences (using "randcase")