

Application Engineering, Design & Verification in ICs and Embedded Systems

# Training on IP & SoC Functional Verification Methodology Using UVM

# LAB on Functional Coverage

# **Objectives**

This lab goes through the main concepts of functional coverage. It introduces different types of functional covergroup and coverpoints as a verification target.

#### Introduction

This lab proposes to analyse the coverage results of randomly generated transaction seen in previous lab.

#### Instructions

Follow instructions given in "aedv\_training\_labs\_intructions\_for\_questa.pdf".

Open the file <SANDBOX>/labs-Xdays/labNN-systemverilog\_functional\_coverage /lab.sv

Select

System Verilog

# **Global Explanation**

Until now, we have generated transactions with random attributes (address, data, etc), but we did not know which values we achieved nor how many times we achieved them, now the student will learn how to use functional coverage in SystemVerilog to be sure about what is being covered.

To do this, we will modify the *adderTransactionBase* class to add a convergroup and than manipulate the coverpoints to get the coverage desired.

#### **Step 1 – Analyse coverage**

Open the file

<SANDBOX>/labs-Xdays/labNN-systemverilog\_functional\_coverage /project\_utils\_pkg.sv

#### Search for "LAB-TODO-STEP1"

A first covergroup is defined as followed:

```
covergroup trans_cg;

in_data_cover : coverpoint in_data;
addr_cover : coverpoint addr;
dir_cover : coverpoint dir;
action_cover : coverpoint action;
endgroup
```

In this example, the covergroup is sampled in the post\_randomize() method so that we collect coverage information from all generated transactions:

```
// LAB-TODO-STEP-1
function new ();
   trans_cg = new();
endfunction

// LAB-TODO-STEP-1
function void post_randomize ();
   trans_cg.sample();
endfunction
```

Recompile and Reload the test.

Open the Coverage Analysis Window:

Using Mentor Questa:

- Select the menu View 🛘 Coverage 🖨 Covergroups





#### Using Cadence Incisive:

- Click on the "coverage analysis" icon



Alternatively follow: Windows ☐ Tools ☐ Coverage Windows | Help New Send To Iools Design <u>S</u>earch Layout Simulation Cycle Debug Console 1. Design Browser 1 SimCompare <u>M</u>anager 2. Console Constraints Debugger Tile Horizontally D<u>e</u>sign File Search Tile Vertically Class Search Cascade Power Supply Network Iconify All Assertion Distributor Iconify Linked Coverage

Open the CoverGroup Analysis





## Step 2 – Specifying input data coverage

Search for "LAB-TODO-STEP-2"

Note that the data input is sampled always even if there is no writing transaction. So, we will use the *iff* keyword to specify when the input data should be sampled.

```
in_data_cover : coverpoint in_data iff (dir == WRITE && action == ACC);
```

Re-Compile

Re-Load & Rerun the simulation

#### Step 3 – Limit coverage to the register addresses

Our DUT has just 6 registers, so the valid addresses are in the range: {0:5}

Search for "LAB-TODO-STEP3"

- Define Coverage Bins as followed:

```
addr_cover : coverpoint addr{
  bins valid_addr[] = {[0:5]};
}
```

Re-Compile

Re-Load & Rerun the simulation

#### Step 4 – Carry In set coverage

Search for "LAB-TODO-STEP-4"

We want to cover when the cin register is set, so we must cover the writing of a value of 1 in the 0x03 address. To do this, we can add the following cross cover point:

```
cin_write_pos : cross in_data_cover, addr_cover{
   ignore_bins ignore_addr = ! binsof(addr_cover.valid_addr) intersect{3};
   ignore_bins ignore_in_data = ! binsof(in_data_cover) intersect {1};
}
```

Q: Why do not we need to do a cross with the *dir*(direction) and action variable?

# **Step 4 – Carry Out reading coverage**

Now you are invited to perform a coverage that covers the *cout* register reading. Use the Carry In cover point as example.

## **Step 6 – Improve test generation**

Q: What is not covered?

Q: How can you improve this coverage?

 $Search\ for\ ``LAB-TODO-STEP-6"\ in\ the\ file<SANDBOX>/labs-Xdays/labNN-systemverilog\_functional\_coverage\ /lab\_prog.sv$ 

Set the for loop to execute 100 times.

Re-Compile Re-Load & Rerun the simulation