## 1. Description

### 1.1. Project

| Project Name    | STM32_FALL2018     |
|-----------------|--------------------|
| Board Name      | NUCLEO-F746ZG      |
| Generated with: | STM32CubeMX 4.27.0 |
| Date            | 11/09/2018         |

### 1.2. MCU

| MCU Series     | STM32F7       |
|----------------|---------------|
| MCU Line       | STM32F7x6     |
| MCU name       | STM32F746ZGTx |
| MCU Package    | LQFP144       |
| MCU Pin number | 144           |

## 2. Pinout Configuration



# 3. Pins Configuration

| Pin Number | Pin Name        | Pin Type | Alternate   | Label |
|------------|-----------------|----------|-------------|-------|
| LQFP144    | (function after |          | Function(s) |       |
|            | reset)          |          | , ,         |       |
| 6          | VBAT            | Power    |             |       |
| 16         | VSS             | Power    |             |       |
| 17         | VDD             | Power    |             |       |
| 23         | PH0/OSC_IN      | I/O      | RCC_OSC_IN  |       |
| 24         | PH1/OSC_OUT     | I/O      | RCC_OSC_OUT |       |
| 25         | NRST            | Reset    |             |       |
| 30         | VDD             | Power    |             |       |
| 31         | VSSA            | Power    |             |       |
| 32         | VREF+           | Power    |             |       |
| 33         | VDDA            | Power    |             |       |
| 34         | PA0/WKUP        | I/O      | ADC1_IN0    |       |
| 38         | VSS             | Power    |             |       |
| 39         | VDD             | Power    |             |       |
| 40         | PA4             | I/O      | DAC_OUT1    |       |
| 46         | PB0 *           | I/O      | GPIO_Output |       |
| 51         | VSS             | Power    |             |       |
| 52         | VDD             | Power    |             |       |
| 61         | VSS             | Power    |             |       |
| 62         | VDD             | Power    |             |       |
| 71         | VCAP_1          | Power    |             |       |
| 72         | VDD             | Power    |             |       |
| 75         | PB14 *          | I/O      | GPIO_Output |       |
| 76         | PB15 *          | I/O      | GPIO_Output |       |
| 83         | VSS             | Power    |             |       |
| 84         | VDD             | Power    |             |       |
| 94         | VSS             | Power    |             |       |
| 95         | VDDUSB          | Power    |             |       |
| 101        | PA9             | I/O      | USART1_TX   |       |
| 102        | PA10            | I/O      | USART1_RX   |       |
| 106        | VCAP_2          | Power    |             |       |
| 107        | VSS             | Power    |             |       |
| 108        | VDD             | Power    |             |       |
| 120        | VSS             | Power    |             |       |
| 121        | VDD             | Power    |             |       |
| 130        | VSS             | Power    |             |       |
| 131        | VDD             | Power    |             |       |

| Pin Number<br>LQFP144 | Pin Name<br>(function after<br>reset) | Pin Type | Alternate<br>Function(s) | Label |
|-----------------------|---------------------------------------|----------|--------------------------|-------|
| 137                   | PB7 *                                 | I/O      | GPIO_Output              |       |
| 138                   | воото                                 | Boot     |                          |       |
| 143                   | PDR_ON                                | Reset    |                          |       |
| 144                   | VDD                                   | Power    |                          |       |

<sup>\*</sup> The pin is affected with an I/O function

## 4. Clock Tree Configuration



## 5. IPs and Middleware Configuration

#### 5.1. ADC1

mode: IN0

#### 5.1.1. Parameter Settings:

ADCs\_Common\_Settings:

Mode Independent mode

ADC\_Settings:

Clock Prescaler PCLK2 divided by 2

Resolution 12 bits (15 ADC Clock cycles)

Data Alignment Right alignment

Scan Conversion Mode Disabled
Continuous Conversion Mode Disabled
Discontinuous Conversion Mode Disabled
DMA Continuous Requests Disabled

End Of Conversion Selection EOC flag at the end of single channel conversion

ADC\_Regular\_ConversionMode:

Number Of Conversion 1

External Trigger Conversion Source Regular Conversion launched by software

External Trigger Conversion Edge None Rank 1

Channel Channel 0
Sampling Time 3 Cycles

ADC\_Injected\_ConversionMode:

Number Of Conversions 0

WatchDog:

Enable Analog WatchDog Mode false

#### 5.2. DAC

mode: OUT1 Configuration 5.2.1. Parameter Settings:

**DAC Out1 Settings:** 

Output Buffer Enable
Trigger None

#### 5.3. RCC

High Speed Clock (HSE): Crystal/Ceramic Resonator

5.3.1. Parameter Settings:

**System Parameters:** 

VDD voltage (V) 3.3

Flash Latency(WS) 2 WS (3 CPU cycle)

**RCC Parameters:** 

HSI Calibration Value 16

TIM Prescaler Selection Disabled

HSE Startup Timout Value (ms) 100

LSE Startup Timout Value (ms) 5000

**Power Parameters:** 

Power Over Drive Disabled

Power Regulator Voltage Scale Power Regulator Voltage Scale 3

5.4. SYS

**Timebase Source: SysTick** 

5.5. TIM1

**Clock Source: Internal Clock** 

5.5.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 16 bits value) 0

Internal Clock Division (CKD) No Division

Repetition Counter (RCR - 16 bits value) 0
auto-reload preload Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

Trigger Event Selection TRGO2 Reset (UG bit from TIMx\_EGR)

#### 5.6. TIM2

Clock Source : Internal Clock

5.6.1. Parameter Settings:

**Counter Settings:** 

Prescaler (PSC - 16 bits value) 0

Counter Mode Up

Counter Period (AutoReload Register - 32 bits value) 0

Internal Clock Division (CKD)

auto-reload preload

Disable

**Trigger Output (TRGO) Parameters:** 

Master/Slave Mode (MSM bit) Disable (Trigger input effect not delayed)

Trigger Event Selection TRGO Reset (UG bit from TIMx\_EGR)

#### 5.7. **USART1**

**Mode: Asynchronous** 

5.7.1. Parameter Settings:

**Basic Parameters:** 

Baud Rate 9600 \*

Word Length 8 Bits (including Parity)

Parity None Stop Bits 1

**Advanced Parameters:** 

Data Direction Receive and Transmit

Over Sampling 16 Samples
Single Sample Disable

**Advanced Features:** 

Auto Baudrate Disable TX Pin Active Level Inversion Disable **RX Pin Active Level Inversion** Disable Data Inversion Disable TX and RX Pins Swapping Disable Overrun Enable DMA on RX Error Enable MSB First Disable

| STM32_ | _FALL2018    | Projec |
|--------|--------------|--------|
| Co     | onfiguration | Repor  |

| * User modified value |  |  |
|-----------------------|--|--|
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |
|                       |  |  |

## 6. System Configuration

### 6.1. GPIO configuration

| IP     | Pin             | Signal      | GPIO mode                    | GPIO pull/up pull<br>down   | Max<br>Speed | User Label |
|--------|-----------------|-------------|------------------------------|-----------------------------|--------------|------------|
| ADC1   | PA0/WKUP        | ADC1_IN0    | Analog mode                  | No pull-up and no pull-down | n/a          |            |
| DAC    | PA4             | DAC_OUT1    | Analog mode                  | No pull-up and no pull-down | n/a          |            |
| RCC    | PH0/OSC_I<br>N  | RCC_OSC_IN  | n/a                          | n/a                         | n/a          |            |
|        | PH1/OSC_O<br>UT | RCC_OSC_OUT | n/a                          | n/a                         | n/a          |            |
| USART1 | PA9             | USART1_TX   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
|        | PA10            | USART1_RX   | Alternate Function Push Pull | No pull-up and no pull-down | Very High    |            |
| GPIO   | PB0             | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |
|        | PB14            | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |
|        | PB15            | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |
|        | PB7             | GPIO_Output | Output Push Pull             | No pull-up and no pull-down | Low          |            |

### 6.2. DMA configuration

nothing configured in DMA service

### 6.3. NVIC configuration

| Interrupt Table                                                    | Enable | Preenmption Priority | SubPriority |
|--------------------------------------------------------------------|--------|----------------------|-------------|
| Non maskable interrupt                                             | true   | 0                    | 0           |
| Hard fault interrupt                                               | true   | 0                    | 0           |
| Memory management fault                                            | true   | 0                    | 0           |
| Pre-fetch fault, memory access fault                               | true   | 0                    | 0           |
| Undefined instruction or illegal state                             | true   | 0                    | 0           |
| System service call via SWI instruction                            | true   | 0                    | 0           |
| Debug monitor                                                      | true   | 0                    | 0           |
| Pendable request for system service                                | true   | 0                    | 0           |
| System tick timer                                                  | true   | 0                    | 0           |
| PVD interrupt through EXTI line 16                                 |        | unused               |             |
| Flash global interrupt                                             | unused |                      |             |
| RCC global interrupt                                               | unused |                      |             |
| ADC1, ADC2 and ADC3 global interrupts                              | unused |                      |             |
| TIM1 break interrupt and TIM9 global interrupt                     | unused |                      |             |
| TIM1 update interrupt and TIM10 global interrupt                   | unused |                      |             |
| TIM1 trigger and commutation interrupts and TIM11 global interrupt | unused |                      |             |
| TIM1 capture compare interrupt                                     | unused |                      |             |
| TIM2 global interrupt                                              | unused |                      |             |
| USART1 global interrupt                                            | unused |                      |             |
| TIM6 global interrupt, DAC1 and DAC2 underrun error interrupts     | unused |                      |             |
| FPU global interrupt                                               |        | unused               |             |

<sup>\*</sup> User modified value

# 7. Power Consumption Calculator report

### 7.1. Microcontroller Selection

| Series    | STM32F7       |
|-----------|---------------|
| Line      | STM32F7x6     |
| мси       | STM32F746ZGTx |
| Datasheet | 027590_Rev4   |

#### 7.2. Parameter Selection

| Temperature | 25  |
|-------------|-----|
| Vdd         | 3.6 |

| 8. So | ftware | Pack | Report |
|-------|--------|------|--------|
|-------|--------|------|--------|

## 9. Software Project

### 9.1. Project Settings

| Name                              | Value                       |
|-----------------------------------|-----------------------------|
| Project Name                      | STM32_FALL2018              |
| Project Folder                    | /home/hanwen/STM32_FALL2018 |
| Toolchain / IDE                   | SW4STM32                    |
| Firmware Package Name and Version | STM32Cube FW_F7 V1.12.0     |

### 9.2. Code Generation Settings

| Name                                                            | Value                                                                                |
|-----------------------------------------------------------------|--------------------------------------------------------------------------------------|
| STM32Cube Firmware Library Package                              | Add necessary library files as reference in the toolchain project configuration file |
| Generate peripheral initialization as a pair of '.c/.h' files   | No                                                                                   |
| Backup previously generated files when re-generating            | No                                                                                   |
| Delete previously generated files when not re-generated         | Yes                                                                                  |
| Set all free pins as analog (to optimize the power consumption) | No                                                                                   |