

### **ArcSim Documentation**

Flexible Ultra-High Speed Instruction Set Simulator

ARCSIM Documentation The University of Edinburgh 2011

Version: 2011.1

Date: March 7, 2011

Status: draft

Confidentiality: confidential Reference ArcSim-sys-doc

### Table of Contents

| Ta | able               | of Con  | ntents                        |  | • | • |  | 1 |  |  |  |
|----|--------------------|---------|-------------------------------|--|---|---|--|---|--|--|--|
| 1  | Intr               | oducti  | ion                           |  |   |   |  | 1 |  |  |  |
| 2  | Soft               | tware A | Architecture                  |  |   |   |  | 2 |  |  |  |
|    | 2.1                |         | <i>v</i> iew                  |  |   |   |  |   |  |  |  |
|    |                    | 2.1.1   | Dynamic Binary Translation    |  |   |   |  | 2 |  |  |  |
|    | 2.2                | Simula  | ation Modes                   |  |   |   |  | 4 |  |  |  |
|    |                    | 2.2.1   | Architectural Simulation      |  |   |   |  | 4 |  |  |  |
|    |                    | 2.2.2   | Microarchitectural Simulation |  |   |   |  | 4 |  |  |  |
|    |                    | 2.2.3   | Co-Simulation                 |  |   |   |  | 4 |  |  |  |
|    |                    | 2.2.4   | Profiling Simulation          |  |   |   |  | 4 |  |  |  |
|    |                    | 2.2.5   | Dynamic Binary Translation    |  |   |   |  | 4 |  |  |  |
| 3  | Using ArcSim       |         |                               |  |   |   |  |   |  |  |  |
|    | 3.1                | Overv   | <i>v</i> iew                  |  |   |   |  | 5 |  |  |  |
|    | 3.2                |         | guration                      |  |   |   |  | 5 |  |  |  |
|    | 3.3                | Runni   | ing ArcSim                    |  |   |   |  | 5 |  |  |  |
| 4  | Integrating ArcSim |         |                               |  |   |   |  |   |  |  |  |
|    | 4.1                | Overv   |                               |  |   |   |  | 6 |  |  |  |
|    | 4.2                |         | cation Programming Interface  |  |   |   |  | 6 |  |  |  |
| т: | C                  | TD:     |                               |  |   |   |  | _ |  |  |  |

### Introduction

The ARCSIM simulator is a highly configurable ultra-high speed Instruction Set Simulator (ISS). Architectural features such as register file size, instruction set extensions, the set of branch conditions, the auxiliary register set, as well as memory mapped IO and closely coupled memory (CCM) extensions can be specified via a set of well defined APIs and configuration settings. Furthermore, microarchitectural features such as pipeline depth, per instruction execution latencies, cache size and associativity, cache block replacement policies, memory subsystem layout, branch prediction strategies, as well as bus and memory access latencies are fully configurable.

Overall the simulator provides the following simulation modes:

- Co-simulation mode working in lock-step with standard hardware simulation tools used for hardware and performance verification.
- Highly-optimised *interpretive* simulation mode.
- *High-speed* DBT simulation mode capable of simulating an embedded system at speeds approaching or even exceeding that of a silicon ASIP whilst faithfully modelling the processor's architectural state.
- *High-speed* target microarchitecture adaptable *cycle-accurate* simulation mode modelling the processor pipeline, caches, and memories.
- A profiling simulation mode that is orthogonal to the above modes delivering additional statistics such as dynamic instruction frequencies, detailed per register access statistics, per instruction latency distributions, detailed cache statistics, executed delay slot instructions, as well as various branch predictor statistics.

### Software Architecture

#### 2.1 Overview

ARCSIM is a target adaptable ISS providing full support of the ARCompact<sup>TM</sup> ISA. It is a full-system simulator, implementing the processor, its memory sub-system (including MMU, memory mapped IO devices, closely coupled memories, etc.), and sufficient interrupt-driven peripherals to simulate the boot-up and interactive operation of a complete Linux-based system.

ARCSIM implements state-of-the-art just-in-time (JIT) dynamic binary translation (DBT) techniques, combining interpretive and compiled simulation techniques in order to maintain high speed, observability and flexibility.

#### 2.1.1 Dynamic Binary Translation

Efficient DBT heavily relies on Just-in-Time (JIT) compilation for the translation of target machine instructions to host machine instructions. Although JIT compiled code generally runs much faster than interpreted code, JIT compilation incurs an additional overhead. For this reason, only the most frequently executed code regions are translated to native code whereas less frequently executed code is still interpreted. Using a single-threaded execution model, the interpreter pauses until the JIT compiler has translated its assigned code block and the generated native code is executed directly. But program execution does not need to be paused to permit compilation, as a JIT compiler can operate in a separate thread while the program executes concurrently. This decoupled or asynchronous execution of the JIT

OVERVIEW 3



Figure 2.1: JIT Dynamic Binary Translation Flow.

compiler increases complexity of the DBT, but is very effective in hiding the compilation latency – especially if the JIT compiler can run on a separate processor.

ARCSIM implements state-of-the-art JIT dynamic binary translation capable of effectively reducing dynamic compilation overhead, yielding execution speedups by doing parallel JIT compilation, exploiting the broad proliferation of multi-core processors. The key idea is to detect independent, large translation units in execution traces and to farm out work to multiple, concurrent JIT compilation workers. To ensure that the latest and most frequently executed code traces are compiled first, we apply a priority queue based dynamic work scheduling strategy where the most recent, hottest traces are given highest priority.

### 2.2 Simulation Modes

- 2.2.1 Architectural Simulation
- 2.2.2 Microarchitectural Simulation
- 2.2.3 Co-Simulation
- 2.2.4 Profiling Simulation
- 2.2.5 Dynamic Binary Translation

### Using ArcSim

- 3.1 Overview
- 3.2 Configuration
- 3.3 Running ArcSim

#### Running a Simulation

\$ arcsim -e binary.x

## Integrating ArcSim

- 4.1 Overview
- 4.2 Application Programming Interface

# List of Figures

| 0.1  | Trm D |        | D:     | The second section is | T-1   |   |       |   |   |   |   |   |   |   |   |   | 6 |
|------|-------|--------|--------|-----------------------|-------|---|-------|---|---|---|---|---|---|---|---|---|---|
| Z. L |       | vnamic | Binary | Translation           | FIOW. | _ | <br>_ | _ | _ |   | _ | _ | _ | _ | _ | _ | • |
|      | 011   | .,     |        |                       |       | • | <br>• | • | • | • | • | • | • | • | • | • | _ |