# **Computer Organization**

Lab 1: 32-bit ALU

Due: 2023/4/2

### 1. Goal

The ALU (Arithmetic Logic Unit) is the basic computing component of a CPU. Its operations include AND, OR, addition, subtraction, etc. The goal of this lab is to implement a 32-bit ALU. This lab will help you understand the CPU architecture.

(Note that future labs will be highly related to previous ones, so please try your best to complete every lab.)

## 2. Homework Requirement

- a. Please use Xilinx Vivado as your HDL simulator.
- b. Please attach your student ID as comments at the top of each file.

Ex.

```
1 `timescale 1ns/1ps
2 // 110550000
3 module alu(
```

- c. Please zip the archives and **name it as "Lab1\_ID.zip"** (ex. Lab1\_110550000.zip) before uploading it to E3.
- d. testbench.v is provided. You can use it to verify the correctness of your design.
- e. Any work by fraud will absolutely get a zero point.
- f. The names of the top module and the IO ports must be named as follows:

#### Top module: alu.v

```
module alu(
        /* input */
                      // system clock
                      // negative reset
        rst_n,
                      // 32 bits, source 1
                      // 32 bits, source 2
// 4 bits, ALU control input
        src2,
        ALU_control,
        /* output */
                       // 32 bits, result
        result,
                       // 1 bit, set to 1 when the output is 0
        zero,
        cout,
                       // 1 bit, carry out
        overflow
                        // 1 bit, overflow
```

- g. In order to have a good coding style, please obey the following rules:
  - One module in one file.
  - The module name and the file name must be the same.

For example: The file "alu.v" contains the module "alu" only.

- h. ALU starts to work when the signal *rst\_n* is 1, and then catches the data from *src1* and *src2*.
- i. Instruction set: basic operation instruction (60%)

| ALU Action | Name          | ALU Control Input |
|------------|---------------|-------------------|
| And        | And           | 0000              |
| Or         | Or            | 0001              |
| Add        | Addition      | 0010              |
| Sub        | Subtraction   | 0110              |
| Nor        | Nor           | 1100              |
| Slt        | Set less than | 0111              |

(Hint: ALU Control Input = {A\_invert, B\_invert, Operation})

- j. zcv three control signal: zero, carry out, overflow (30%)
  - 1. "zero": must be set when the result is 0.
  - 2. "cout": must be set when there is a carry out.
  - 3. "overflow": must be set when overflow.

(Note: You only have to handle carry out and overflow flags in "add" and "sub" operations.)

#### k. About alu\_top.v

alu\_top.v is an 1-bit ALU module. We will not force you to use alu\_top.v to implement this homework. However, we still strongly recommend you to implement this homework by using alu\_top.v as submodule, as in the architecture diagram below. The designs in future labs will become more complex, so implementing your design by connecting multiple modules together is an essential skill.

(Note: You can add any module into your design if you want, but the top module must be alu in the alu.v as defined in Section 2-f.)

# 3. Architecture Diagram

• 32-bit ALU



• 1-bit ALU (ALU00~ALU30)

Binvert



(Hint: reference for 'overflow detection', <a href="https://blog.csdn.net/qq\_43121830/article/details/110305726">https://blog.csdn.net/qq\_43121830/article/details/110305726</a>)

### 4. Grade

- a. Total: 100 points (plagiarism will get 0 point)
- **b. Report: 10 points** (name it as "Lab1\_ID.pdf") (ex. Lab1\_110550000.pdf)
- c. Late submission: Score \* 0.8 before 4/9. After 4/9, you will get 0.
- d. Please zip the following files and upload:
  - 1. alu.v
  - 2. alu\_top.v
  - 3. Lab1\_ID.pdf
- e. Verify your design

Please add all the txt files into the project (refer to Section 5), after simulation finishes, you will get the simulation result.

Pass all patterns

- Fai

Beside given testcases, several hidden testcases will also be adopted to evaluate your design.

# 5. Add Design and Simulation Source

Before running the simulation, you need to add testcases to your project.

1. Add sources.



2. Add design sources.



3. Add files.



4. Add simulation sources.



5. Add testbench.v and all files in the /testcase directory.



6. Finish and start the simulation.

