### What Is an SoC?

A System-on-Chip (SoC) integrates most (or all) of the components of a computing system onto a single silicon die. Rather than having separate chips for CPU, memory, I/O, and peripherals, an SoC brings these together to achieve:

- compactness and board real estate savings,
- lower power consumption (less interconnect overhead),
- improved performance via tighter coupling,
- lower cost in volume production, and
- more predictable timing and signaling behavior.

### Core Components in a Typical SoC

An SoC generally includes:

| Component          | Purpose / Role                                              |
|--------------------|-------------------------------------------------------------|
| CPU /<br>Processor | Executes instructions, handles control flow and computation |
| Memory Subsystem   | Stores instructions, data, stack, caches, buffers, etc.     |
| Peripherals & I/O  | Interfacing external world: UART, GPIO, timers, interrupt   |

controllers, SPI, I<sup>2</sup>C, etc.

Interconnect /
Bus / Networkon-Chip (NoC)

Wiring / routing / switching infrastructure to connect CPU, memory, peripherals

Clocking & Reset / Power Management Distribution of clocks, handling resets, power gating, domain crossing

Interrupt & DMA

Efficient data movement,

# controllers handling asynchronous events Debug / Trace / Observability, Monitoring performance counters, debug hooks

In advanced SoCs, you might also see multiple cores, accelerators (e.g. for AI, DSPs), security modules, and complex memory hierarchies.

## Why BabySoC?

BabySoC is a simplified model of a full SoC. Its key benefits:

- Reduce complexity: Fewer modules, simpler interconnects, minimal peripherals.
- Highlight essentials: Focuses learning on CPU-memory-peripheral interplay without overwhelming detail.
- Faster iteration: Easier to simulate, debug, and verify.
- Bridges to real design: After mastering BabySoC, one can scale to full SoC in RTL, verification, and physical design.

Because the repository couples "Fundamentals" and "VSDBabySoC Project," it indicates the learning path: study theory first, then apply via BabySoC modelling / simulation.

# Role of Functional Modelling in Design Flow

In the SoC design process, functional modelling is an early stage, before detailed RTL and before layout / physical implementation. Its purposes:

- 1. Validate architecture: Ensure the modules you propose interact correctly.
- 2. Explore design trade-offs: Try different interconnects, memory sizes, bus widths, or peripheral sets.

- 3. Catch behavioral bugs early: Before committing to costly RTL or layout.
- 4. Provide a baseline for verification: The functional model can act as a reference model.
- 5. Speed and simplicity: Functional models typically abstract away timing, focusing on correctness and data flow.

Tools like Icarus Verilog (for simulation of Verilog code) and GTKWave (for waveform viewing) are perfect for this stage. With them, learners can step through instruction execution, view signal transitions, analyze bus operations, and understand how the BabySoC behaves in different scenarios.

### How This Write-Up Integrates with the Repo

- The repository structure clearly shows a sequence: theory (chapter 11) → BabySoC project (chapter 12) → further steps (post-synthesis, layout, etc.). GitHub
- The theory from chapter 11 (which you were asked to study) provides the conceptual foundation.
- In chapter 12 (VSDBabySoC Project), you will put that into practice by modelling the BabySoC, writing simulations, verifying with GTKWave, etc.
- Future chapters build on that: moving to post-synthesis simulation, timing analyses, floorplanning, etc.