# 四川大学期末考试试题 (闭卷)

## (2018--2019 学年第1学期)

A卷

| 课程       | 程号: <u>:</u>                                                                                  | 311077030、314056030                                                       | 课程名称:                              | 计算机组                   | 且成和体系结构        | 任课教师:                                                                |
|----------|-----------------------------------------------------------------------------------------------|---------------------------------------------------------------------------|------------------------------------|------------------------|----------------|----------------------------------------------------------------------|
| 适        | 用专业年                                                                                          | 级: <b>软件工程 2017 纫</b>                                                     | <b>及、网络安全</b>                      | 2017 级                 | 学号:            | 姓名:                                                                  |
| 1、<br>2、 | 已按要求<br>不带手机                                                                                  | 读并知晓《四川大学考场规则<br>於将考试禁止携带的文具用品<br>几进入考场;<br>可遵守以上两项规定,若有违                 | 》和《四川大学<br>或与考试有关的                 | 物品放置在指                 | 定地点;           | : (修订)》,郑重承诺:<br><b>考生签名:</b>                                        |
| 题        | 号                                                                                             | <del>(30%)</del>                                                          | 二(10                               | )%)                    | 三(36%          | ) 四(24%)                                                             |
| 得        | 分                                                                                             |                                                                           |                                    |                        |                |                                                                      |
| 卷        | 面总分                                                                                           |                                                                           | 阅卷时间                               |                        |                |                                                                      |
| 注        | 意事项:                                                                                          | 1. 请务必将本人所在学院                                                             |                                    | 任课教师如                  | 生名等信息准确均       | 真写在试题纸和添卷纸上;                                                         |
|          |                                                                                               | 2. 请将答案全部填写在本<br>3. 考试结束,请将试题纸                                            |                                    | 稿纸一并交:                 | 给监考老师。         |                                                                      |
| 1. 2.    | (共4分shout<br>word-<br>(共 6                                                                    | ain functions of the CP分) For a memory spld be if the memory-addressable. | U is<br>pace which<br>y is byte-ac | has 4M<br>ddressab     | le,            | bits of the address bits of the address if it is nemory access, they |
| 4.       | (共4分<br>and a                                                                                 |                                                                           | y of 8M by<br>ressable m           | tes consi<br>emory, th | ne correct wa  | eral 128K×8 RAM chips,<br>ay is using bits for                       |
| 5.       | What                                                                                          | unit is typically used to                                                 | measure the                        | speed of a             | computer clock |                                                                      |
| 6.       | Virtua                                                                                        | I memory can be imp                                                       | lemented wi                        | th differen            | t techniques,  | including:,                                                          |
| 7.       | <ul> <li>6. Virtual memory can be implemented with different techniques, including:</li></ul> |                                                                           |                                    |                        |                |                                                                      |

| 评阅教师 | 得分 |
|------|----|
|      |    |

### 二、判断题(本大题共5小题,每小题2分,共10分)

提示: 正确打√, 错误打\*, 将其结果填写在下表中。

| 1 | 2 | 3 | 4 | 5 |
|---|---|---|---|---|
|   |   |   |   |   |

- 1. (共2分) The Principle of Equivalence of Hardware and Software says that hardware and software are basically equivalent, and implementations done via either method will run at the same speeds.
- 2. (共 2 分) Amdahl's Law states that the performance enhancement possible with a given improvement is limited by the amount that the improved feature is used.
- 3. (共 2 分) A branch instruction changes the flow of information by changing the PC.
- 4. (共 2 分) MARIE has a common bus scheme, which means a number of entities share the bus..
- 5. (共 2 分) A fixed length instruction must have a fixed length opcode.

| 评阅教师 | 得分 |
|------|----|
|      |    |

三、问答题(本大题共6小题,共46分)。

1. (共4分)Write down the characteristics present in a von Neumann architecture.

2. (共4分) What is an address mode? List five types of address mode.

3. (共4分) What are the advantages and disadvantages of fixed-length and variable-length instructions? Which is currently more popular?

- 4. (1) (4 分) Explain how programmed I/O is different from interrupt-driven I/O.
  - (2) (2分) How does direct memory access (DMA) work?

5. (共4分)Discuss the advantages and disadvantages of dynamic linking.

#### 6. (共4分) Explain the functions of the following codes . (4分)

Address Instruction Comments

- 100 Load Addr
- 101 Store Next
- 102 Load Num
- 103 Subt One
- 104 Store Ctr
- 105 Clear
- Loop, 106 Load Sum
  - 107 AddI Next
  - 108 Store Sum
  - 109 Load Next
  - 10A Add One
  - 10B Store Next
  - 10C Load Ctr
  - 10D Subt One
  - 10E Store Ctr
  - 10F Skipcond 00 /If control variable < 0, skip next instruction
  - 110 Jump Loop
  - 111 Halt
- Addr, 112 Hex 118
- Next, 113 Hex 0
- Num, 114 Dec 7
- Sum, 115 Dec 0
- Ctr, 116 Hex 0
- One, 117 Dec 1
  - 118 Dec 12
  - 119 Dec 15
  - 11A Dec 10
  - 11B Dec 18
  - 11C Dec 25
  - 11D Dec 13
  - 11E Dec 20

7. (共6分) Convert the following expressions from infix to reverse Polish (postfix) notation.

a) 
$$X \times Y + W \times Z + V \times U$$

b) W 
$$\times$$
 X + W  $\times$  (U  $\times$  V + Z)

c) (W 
$$\times$$
 (X + Y  $\times$  (U  $\times$  V)))/(U  $\times$  (X + Y))

8. (共4分)Suppose we have the instruction Load 500. Given that memory and register R1 contain the values below:

### Memory

| 700  |
|------|
|      |
| 1200 |
|      |
| 1300 |
|      |
| 500  |
|      |
| 900  |
|      |

Assuming R1 is implied in the indexed addressing mode, determine the actual value loaded into the accumulator and fill in the table below:

| Mode      | Value Loaded into AC |
|-----------|----------------------|
| Immediate |                      |
| Direct    |                      |
| Indirect  |                      |
| Indexed   |                      |

| 评阅教师 | 得分 |
|------|----|
|      |    |

四、计算题(本大题共2小题,共24分)。

- 1. (共14分) Suppose that a 4M \* 16 main memory is built using 256KB \* 8 RAM chips and memory is word-addressable.
  - a) How many RAM chips are necessary?
  - b) How many RAM chips are there per memory word?
  - c) How many address bits are needed for each RAM chip?
  - d) How many banks will this memory have?
  - e) How many address bits are needed for all of memory?
  - f) If high-order interleaving is used, where would address 63<sub>10</sub> be located?
  - g) Repeat Exercise for low-order interleaving.

- 2. (共10分) A 2-way set associative cache consists of four sets. Main memory contains 4K blocks of eight words each.
  - a) Show the main memory address format that allows us to map addresses from main memory to cache. Be sure to include the fields as well as their sizes.
  - b) Compute the hit ratio for a program that loops 4 times from locations 11 to 69 in main memory.