#### A PROJECT REPORT ON

# Approximate Multiplier Design Using Novel Dual-Stage 4:2 Compressor

Submitted to Dept. of ECE

Ву

Dama Rupesh Babu (R151737)

Muppala Mahesh Babu(R151735)

In partial fulfilment for the award of the degree

Of

**BACHELOR OF TECHNOLOGY** 

In

#### **ELECTRONICS AND COMMUNICATION ENGINEERING**

Under the guidance of Mr. Venkateshwarulu Naik



Rajiv Gandhi University of Knowledge Technologies-AP

#### RAJIV GANDHI UNIVERSITY OF KNOWLEDGE TECHNOLOGIES

#### **DEPARTMENT OF**

#### **ELECTRONICS AND COMMUNICATION ENGINEERING**



#### **BONAFIDE CERTIFICATE**

This is to certify that this major project titled "Approximate Multiplier Design Using Novel Dual-Stage 4:2 Compressor" submitted by Dama Rupesh Babu (R151737), Muppala Mahesh Babu (R151735) . Under the guidance of Mr. VENKATESHWARULU NAIK in partial fulfilment of the academic requirements for the award of degree of **Bachelor of Technology** in Electronics and Communication Engineering by RGUKT, R K VALLEY during the academic year 2020-2021.

Internal Guide

Mr. Venkateshwarulu Naik,

Assistant Professor,

Dept.of ECE, RGUKT,

RK Valley.

Head of the Department

Ms. G.Lakshmi Sireesha,

Assistant professor,

Dept.of ECE, RGUKT,

RK Valley.

#### **DECLARATION**

We **D.Rupesh Babu** and **M.Mahesh Babu** hereby declare that this report entitled "**Approximate Multiplier Design Using Novel Dual 4:2 Compressor**" submitted by us under the guidance and supervision of **Mr.Venkateshwarulu Naik** is a bonafide work. We also declare that it has not been submitted previously in part or in full to this University or other University or Institution for the award of any degree or diploma.

Date: 04-08-2021 Dama Rupesh Babu(R151737)

Place:R K Valley M.Mahesh Babu(R151735)

#### **ACKNOWLEDGEMENT**

We would like to express my sincere gratitude to

**Mr.Venkateshwarulu Naik**, our project internal guide for giving valuable suggestions and shown keen interest throughout the progress of our project. We are grateful to, HOD ECE, for providing excellent computing facilities and congenial atmosphere for progressing with my project. At the outset, I would like to thank Rajiv Gandhi University of Knowledge Technologies, R.K Valley for providing all the necessary resources for the successful completion of our project.

With sincere regards,

Dama Rupesh Babu(R151737)

Muppala Mahesh Babu(R151735)

# Contents:

| 1) | Abstract                                             | 05    |
|----|------------------------------------------------------|-------|
| ,  |                                                      | ().)  |
| 2) |                                                      |       |
| 2) | Introduction                                         | 05    |
| 3) | Software Description                                 | 06-07 |
|    | 3.1. Vivado Design Suite                             |       |
|    | 3.2. FPGA Programming Approaches                     |       |
| 4) | Implementation                                       | 07-13 |
|    | ☐ Exact 4:2 Compressor                               |       |
|    | Approximate Multiplier                               |       |
|    | ☐ Performance Metrices                               |       |
|    | ☐ Approximate Compressors                            |       |
|    | <ul> <li>Proposed 4:2 Compressor</li> </ul>          |       |
|    | <ul> <li>Proposed modified dual stage 4:2</li> </ul> |       |
|    | compressor                                           |       |
| 5) | Verilog Code                                         | 13-17 |
|    | ☐ Half Adder                                         |       |
|    | ☐ Full Adder                                         |       |
|    | Exact 4:2 compressor                                 |       |
|    | ☐ Proposed area efficient approximate 4:2            |       |
|    | compressor                                           |       |
|    | ☐ Proposed modified dual-stage approximate 4:2       |       |
|    | compressor                                           |       |
|    | ☐ Multiplier                                         |       |
| 6) | Schematics of the Compressors used in Multiplier     | 18-19 |
| 7) | Area and power observed in compressors and           | 20-22 |
| ŕ  | multiplier                                           |       |
| 8) | Timing Diagrams                                      | 23-25 |
| 9) | Conclusion                                           | 26    |

# Abstract:

High speed error-tolerant circuits with approximate computing are required for multimedia applications. These applications have high performance at the cost of reduction in accuracy and also reduce the complexity of the system architecture, delay and power consumption. This project proposes the design of approximate 4:2 compressor with reduced area, delay and power with comparable accuracy when compared with the existing 4:2 compressors. The proposed compressors are utilised to implement 8 x 8 and 16 x 16 multipliers. In order to maintain the balance between delay, area and power, approximate computing has emerged as a promising solution. Approximation in arithmetic operations result in faster systems with lesser design complexity and power consumption. The trade off would be reduction in accuracy, which does not necessarily affect the normal operation. The designed Multiplier is implemented on Xilinx Vivado tool to see the Timing diagrams, Utilization and Power which comments on Area, Power and Speed.

# 2.Introduction:

In High Speed Multimedia Applications, higher performance is significant which may cost in accuracy in most of the compressors. So, approximate compressors are designed with reduced area, delay and power consumption with accuracy better than the existing ones.

The proposed 4:2 compressor has lesser area, power and delay constraints than the exact 4:2 compressor. This designed compressor will be used in 8 x 8 multiplier and the performance metrics are noted. For a higher performance in a processor, approximations can be used.

Speed is inversely proportional to delay of the system. To increase speed, parallel operations should be done. For that, hardware increases which may result in increasing the area and power dissipation. So, to maintain the balance between these trade-offs, approximation is nominal solution.

Generally, approximations in arithmetic operations increases the speed but, reduces the accuracy. But, in multimedia applications, it may not affect due to inability of eye to detect finer details. Therefore, Novel high speed area-efficient, low power 4: 2 compressor architecture is proposed and dadda multiplier is implemented using this.

The proposed approximate 4:2 compressor shows 56.80% reduction in area, 57.20% reduction in power and 73.30% reduction in delay compared to

anaccurate 4:2 compressor. The proposed compressors are utilised to implement 8 x 8 and 16 x 16 multipliers. These multipliers have comparable accuracy when compared with state-of-the-art approximate multiplers.

# 3.Software Description:

### Vivado Design Suite

Vivado includes many new tools and design flows that facilitate and enhance the latest design methods. It runs faster, allows better use of FPGA resources, and allows designers to focus their time evaluating design alternatives.

The FPGA enables the functionality of the chip to be programmed in, enabling this to be updated at any point required. This can be changed to accommodate updates or to even change the functionality a board or system when it is required to perform different functions.

The very name of the FPGA states that it is programmable. It is necessary to code to programme the FPGA. Knowing how to program an FPGA is a key skill and it forms a specialised area of electronic design.

#### **FPGA Programming approaches**

There are several ways to develop the code to program an FPGA. In the very early days of FPGAs it might just have been possible to program the simplest FPGAs manually. Today this is not an option and a software program is required. There are several options open to FPGA developers:

• VHDL: VHDL stands for VHSIC Hardware Description Language, where the VHSIC itself stands for Very High Speed Integrated Circuit. This FPGA programming language was developed by the US Department of Defense to document the behaviour of ASICs, or Application Specific Integrated Circuits. Base heavily on the programming language Ada, VHDL is a text language which has been very successful and popular for many years in programming FPGAs.

- **Verilog**: Verilog was the first form of hardware description language to be developed. It is standardised as IEEE 1364.
- **LabVIEW FPGA**: LabVIEW FPGA utilises the basic LabVIEW graphical interface but employs additional tools to enable it to provide the functionality required for programming FPGAs.

In this Project, Verilog HDL is used:

Verilog is a HARDWARE DESCRIPTION LANGUAGE (HDL). It is a language used for describing a digital system like a network switch or a microprocessor or a memory or a flip—flop. It means, by using a HDL we can describe any digital hardware at any level. Designs, which are described in HDL are independent of technology, very easy for designing and debugging, and are normally more useful than schematics, particularly for large circuits.

# 4.Implementation:

In multiplication operation, partial product summation has in-arguably been the major contributor to the power dissipation and the delay in the system. Research shows that compressor can reduce the delay associated with the partial product summations. Compressor estimate the count of logic 1 in the input using half adders and/or full addres. The various commonly used topologies for compressors are 7:3, 5:2, 4:2, and 3:2. A 4:2 compressor is preferred over any other topology due to the regularity achieved while cascading. Also, it has been widely used to design multipliers.

Due to the considerable reduction in delay using transmission gates when compared to traditional CMOS based logic, optimised design with transmission gates are explored in literature. But, the major disadvantage is the inconsistency in the rise and fall times for different inputs.

#### **Exact 4:2 Compressor:**

A exact 4:2 compressor comprises of five inputs, three outputs and two cascaded full adders. A1, A2, A3, A4 and Cin are the inputs and Cout, CARRY and SUM are the outputs of the exact 4:2 compressor. Cout, CARRY and SUM are given as



Fig. Exact 4:2 compressor

### **Equations for carry and sum:**

$$C_{OUT} = A_3(A_1 \bigoplus A_2) + A_1(A_1 \bigoplus A_2)$$

 $CARRY = CIN (A1 \oplus A2 \oplus A3 \oplus A4) + A4(A1 \oplus A2 \oplus A3 \oplus A4)$ 

 $SUM = CIN \oplus A1 \oplus A2 \oplus A3 \oplus A4$ 

- ☐ Need more than 10 logic gates to synthesize the sum and carry.
- ☐ So,
  - i. Area is more
  - ii. Propagation delay is more
  - iii. Speed is less
  - iv. Overall performance is less.



Fig. Compressor Chain

Cin represents the input carry from the preceding 4: 2 compressor that has processed the lower significant bits. CARRY and COUT are the outputs of order '1' with higher significance than the input Cin.

| $A_1$ | $A_2$ | $A_3$ | $A_4$ | $C_{IN}$ | $C_{OUT}$ | CARRY | SUM |
|-------|-------|-------|-------|----------|-----------|-------|-----|
| 0     | 0     | 0     | 0     | 0        | 0         | 0     | 0   |
| 0     | 0     | 0     | 0     | 1        | 0         | 0     | 1   |
| 0     | 0     | 0     | 1     | 0        | 0         | 0     | 1   |
| 0     | 0     | 0     | 1     | 1        | 0         | 1     | 0   |
| 0     | 0     | 1     | 0     | 0        | 0         | 0     | 1   |
| 0     | 0     | 1     | 0     | 1        | 0         | 1     | 0   |
| 0     | 0     | 1     | 1     | 0        | 0         | 1     | 0   |
| 0     | 0     | 1     | 1     | 1        | 0         | 1     | 1   |
| 0     | 1     | 0     | 0     | 0        | 0         | 0     | 1   |
| 0     | 1     | 0     | 0     | 1        | 0         | 1     | 0   |
| 0     | 1     | 0     | 1     | 0        | 0         | 1     | 0   |
| 0     | 1     | 0     | 1     | 1        | 0         | 1     | 1   |
| 0     | 1     | 1     | 0     | 0        | 1         | 0     | 0   |
| 0     | 1     | 1     | 0     | 1        | 1         | 0     | 1   |
| 0     | 1     | 1     | 1     | 0        | 1         | 0     | 1   |
| 0     | 1     | 1     | 1     | 1        | 1         | 1     | 0   |
| 1     | 0     | 0     | 0     | 0        | 0         | 0     | 1   |
| 1     | 0     | 0     | 0     | 1        | 0         | 1     | 0   |
| 1     | 0     | 0     | 1     | 0        | 0         | 1     | 0   |
| 1     | 0     | 0     | 1     | 1        | 0         | 1     | 1   |
| 1     | 0     | 1     | 0     | 0        | 1         | 0     | 0   |
| 1     | 0     | 1     | 0     | 1        | 1         | 0     | 1   |
| 1     | 0     | 1     | 1     | 0        | 1         | 0     | 1   |
| 1     | 0     | 1     | 1     | 1        | 1         | 1     | 0   |
| 1     | 1     | 0     | 0     | 0        | 1         | 0     | 0   |
| 1     | 1     | 0     | 0     | 1        | 1         | 0     | 1   |
| 1     | 1     | 0     | 1     | 0        | 1         | 0     | 1   |
| 1     | 1     | 0     | 1     | 1        | 1         | 1     | 0   |
| 1     | 1     | 1     | 0     | 0        | 1         | 0     | 1   |
| 1     | 1     | 1     | 0     | 1        | 1         | 1     | 0   |
| 1     | 1     | 1     | 1     | 0        | 1         | 1     | 0   |
| 1     | 1     | 1     | 1     | 1        | 1         | 1     | 1   |

Table: Truth Table for exact 4:2 Compressor

#### **Approximate Multipliers:**

Multiplication is unquestionably a performance determining operation in AI and DSP applications. These applications demand high speed multiplier architectures to necessitate high speed parallel operations with acceptable levels of accuracy. Introduction of approximation in multipliers leads to realisation of faster computations with reduced hardware complexity, delay and power, with accuracy in desirable levels.

Partial product summation is the speed limiting operation in multiplication due to the propagation delay in adder networks. In order to reduce the propagation delay, compressors are introduced. Compressors compute the sum and carry at each level simultaneously. The resultant carry is added with a higher significant sum bit in the next stage. This is continued until the final product is generated.



Fig: 8 x 8 approximate multiplier
Above figure shows how the multipliation is done by approximation.

#### **Approximate Compressors:**

On applying approximation to 4:2 compressor, output count can be reduced to 2. Approximation is done by eliminating COUT. This incurs an error only when the input combination is '1111'. When the input bits are '1111' the CARRY and SUM are set to '11' and an error of -1 is introduced. An  $8\times8$  multiplication operation using approximate compressors.

#### Proposed High Speed Area Efficient Approximate 4:2 compressor:

The proposed high speed area-efficient 4 : 2 approximate compressor is shown in below figure. The compressor inputs are A1, A2, A3 and A4, outputs are CARRY and SUM.



Fig:Proposed Area efficient 4:2 compressor

| Α     | Α     | Α     | Α.    | CARRY | SUM | ED |
|-------|-------|-------|-------|-------|-----|----|
| $A_1$ | $A_2$ | $A_3$ | $A_4$ | CARRY | SUM | ED |
| 0     | 0     | 0     | 0     | 0     | 0   | 0  |
| 0     | 0     | 0     | 1     | 0     | 1   | 0  |
| 0     | 0     | 1     | 0     | 0     | 1   | 0  |
| 0     | 0     | 1     | 1     | 0     | 1   | -1 |
| 0     | 1     | 0     | 0     | 1     | 0   | +l |
| 0     | 1     | 0     | 1     | 1     | 0   | 0  |
| 0     | 1     | 1     | 0     | 1     | 0   | 0  |
| 0     | 1     | 1     | 1     | 1     | 1   | 0  |
| 1     | 0     | 0     | 0     | 1     | 0   | +1 |
| 1     | 0     | 0     | 1     | 1     | 0   | 0  |
| 1     | 0     | 1     | 0     | 1     | 0   | 0  |
| 1     | 0     | 1     | 1     | 1     | 1   | 0  |
| 1     | 1     | 0     | 0     | 1     | 0   | 0  |
| 1     | 1     | 0     | 1     | 1     | 1   | 0  |
| 1     | 1     | 1     | 0     | 1     | 1   | 0  |
| 1     | 1     | 1     | 1     | 1     | 1   | -1 |

Table: Truth table for proposed Area efficient 4:2 compressor.

A multiplexer (MUX) based design approach is used to generate SUM.

Output of XOR gate acts as the select line for the MUX. When select line goes high, (A3A4) is selected and when it goes low, (A3 + A4) is selected. By introducing an error with error distance 1 in the truth table of the exact compressor, the proposed 4:2 compressor is able to reduce carry generation logic to an OR gate. The logical expressions for realisation of SUM and CARRY are given below

$$SUM = (A_1 \oplus A_2)A_3A_4 + \overline{(A_1 \oplus A_2)}(A_3 + A_4)$$
  
 $CARRY = A_1 + A_2$ 

From the truth table of proposed 4: 2 compressor, it can been observed that the error has been introduced for the input values  $-\{0011\}$ ,  $\{0100\}$ ,  $\{1000\}$  and  $\{1111\}$ , so as to ensure that equal positive and negative deviation with ED = 1 (minimum) is obtained.

#### **Proposed Modified Dual-stage Approximate 4:2 compressor:**

As a measure to optimise the hardware utilisation of the proposed design, this paper proposes an alternate architecture for multipliers with more than three stages of cascaded compressors. In the high speed area-efficient compressor architecture, apart from the MUX, one XOR, one AND and two OR gates are required. OR and AND gates each need 6 transistors in CMOS logic implementation. In order to reduce the transistor count, this paper proposes an architecture with NAND and NOR gates. Even though the SUM and CARRY generated by the modified architecture is not as same as that of the proposed 4: 2 compressor architecture, with cascading of the compressor in multiples of 2, the error is nullified.



Fig: Basic building block for proposed modified dual-stage 4:2 compressor

Carryout at Stage 2 output is minimised and is given by

$$\overline{(K_3 \oplus K_4) \cdot (K_2 + K_1)} + (K_3 \oplus K_4) \overline{(K_2 K_1)}$$

$$= \overline{(K_3 \oplus K_4) \cdot (K_2 + K_1) + (K_3 \oplus K_4) \cdot (K_2 K_1)}$$

$$+ (K_2 + K_1) (K_2 K_1)$$

Here, it is seen that (K2 + K1)(K2K1) is not an essential prime implicant. Therefore, output expressions of Stage 2 for both the proposed architectures are the same. Similarly, Sum0 generated at Stage 1 differs, but the resultant logical expression at Stage 2 output remains the same. The accuracy remains unaffected with the modifications introduced.

# **Verilog Codes:**

#### Half Adder:

#### **Full Adder:**

```
timescale 1ns / 100ps

module full_adder(a,b,c,sum,cout);

input a,b,c;

output sum,cout;

assign sum = a^b^c;

assign cout = (a&b) | (b&c) | (c&a);

endmodule
```

### **Exact 4:2 compressor:**

```
1 timescale 1ns / 100ps
 2 |
 3  module exact_cmp(a3,a2,a1,a0,cin,sum1,cout,carry);
 5 !
        input a3,a2,a1,a0;
 6
        input cin;
        output sum1, carry, cout;
 7
        wire sum0;
 9
10
         full adder fal(a3,a2,a1,sum0,cout);
11
         full adder fa2(sum0, a0, cin, sum1, carry);
12
13 🖨 endmodule
```

#### Proposed area efficient approximate 4:2 compressor:

```
1    `timescale 1ns / 100ps
2
3    module hspeed_cmp(a,b,c,d,sum,cout);
4
5    input a,b,c,d;
6    output sum,cout;
7
8    assign sum = (a^b)?(c&d):(c|d);
9    assign cout = a|b;
10
11 endmodule
```

# Proposed modified dual-stage approximate 4:2 compressor:

```
1 :
    `timescale 1ns / 100ps
 2
 3  module modified_cmp(a,b,c,d,sum,cout);
 4
 5
         input a,b,c,d;
 6
         output sum, cout;
 7
 8
         assign sum = (a^b)?(\sim(c&d)):(\sim(c|d));
 9
         assign cout = \sim (a|b);
10
11 | endmodule
```

#### **8-bit Multiplier:**

```
1 timescale 1ns / 100ps
4
 5
        input [7:0]a,b;
 6
        output [15:0]Y;
 7
 8
        //partial products of multiplication
 9
        wire p[7:0][7:0];
10
        //hs, hc represent half adder's sum and carry respectively
11
12
        wire [22:0]hs,hc;
13
       //fs, fc represents full adder's sum and carry respectively
14
15
        wire [20:0]fs,fc;
16
17 ⊖
        /* \quad \textit{ss, sc represents high speed area-efficient approximate} \\
18 🖨
            4:2 compressor's sum and carry */
19
        wire [4:0]ss,sc;
20
21 🖨
        /* ms, mc represents modified dual-stage approximate
22 🖨
            4:2 compressor's sum and carry respectively */
23 !
        wire [2:0]ms,mc;
24
25 🖨
        /* es, ecou, ec represents exact compressor's sum, cout and
26 🖯
            carry respectively */
27
        wire [8:0]es,eco,ec;
28
        wire dummy;
29
30 ⊖
        /* for loop is used to create the partial products of multiplication
31 🖨
            which are 64 in total */
32
        genvar i;
33 ¦
        genvar j;
34 🖨
        for(i=0;i<8;i=i+1)begin
35 ⊖
            for(j=0;j<8;j=j+1)begin
36
                assign p[i][j] = a[j]*b[i];
37 🖨
            end
38 🖹
        end
39
40
        //stage1
41
42
        assign dummy = 0;
43
        assign Y[0] = p[0][0];
44
        half_adder half_0(p[0][1], p[1][0], hs[0], hc[0]);
45
         full_adder full_0(p[0][2], p[1][1], p[2][0], fs[0], fc[0]);
46
        48
        hspeed_cmp h_cmp1(p[0][4], p[1][3], p[2][2], p[3][1], ss[1], sc[1]);
49
        \label{eq:hspeed_cmp} $$h\_cmp2(p[0][5], p[1][4], p[2][3], p[3][2], ss[2], sc[2])$;
50
        half_adder half_1(p[4][1], p[5][0], hs[1], hc[1]);
```

```
51
          modified cmp mod cmp0(p[0][6], p[1][5], p[2][4], p[3][3], ms[0], mc[0]);
 52
          full_adder full_1(p[4][2], p[5][1], p[6][0], fs[1], fc[1]);
 53
          modified_cmp mod_cmp1(p[0][7], p[1][6], p[2][5], p[3][4], ms[1], mc[1]);
 54
          modified_cmp mod_cmp2(p[4][3], p[5][2], p[6][1], p[7][0], ms[2], mc[2]);
 55
          exact_cmp ext_cmp0(p[1][7], p[2][6], p[3][5], p[4][4],dummy, es[0], eco[0], ec[0]);
 56
          full_adder full_2(p[5][3], p[6][2], p[7][1], fs[2], fc[2]);
 57
          exact_cmp ext_cmp1(p[2][7], p[3][6], p[4][5], p[5][4], dummy, es[1], ecc[1], ecc[1]);
 58
          half_adder half_2(p[6][3], p[7][2], hs[2], hc[2]);
 59
          exact_cmp ext_cmp2(p[3][7], p[4][6], p[5][5], p[6][4], dummy, es[2], ecc[2], ecc[2]);
 60
          exact_cmp ext_cmp3(p[4][7], p[5][6], p[6][5], p[7][4], dummy, es[3], eco[3],ec[3]);
          full_adder full_3(p[5][7], p[6][6], p[7][5], fs[3], fc[3]);
 62
          half_adder half_3(p[6][7], p[7][6], hs[3], hc[3]);
 63
 64
          //stage 2
 65
 66
          half adder half 4(fs[0], hc[0], hs[4], hc[4]);
          half adder half 5(ss[0], fc[0], hs[5], hc[5]);
 67
 68
          full_adder full_4(ss[1], p[0][4], sc[0], fs[4], fc[4]);
 69
          full_adder full_5(ss[2], hs[1], sc[1], fs[5], fc[5]);
 70
          hspeed_cmp h_cmp3(ms[0], fs[1], sc[2], hc[1], ss[3], sc[3]);
 71
          hspeed_cmp h_cmp4(ms[1], ms[2], mc[0], fc[1], ss[4], sc[4]);
 72
          exact\_cmp \ ext\_cmp4 \ (es[0], \ fs[2], \ mc[1], \ mc[2], \ dummy, \ es[4], \ eco[4], \ ec[4]);
 73
          74
          exact_cmp ext_cmp6(es[2], p[3][7], eco[1], ec[1], dummy, es[6], eco[6],ec[6]);
75
          full_adder full_6(es[3], eco[2], ec[2], fs[6], fc[6]);
76
          full_adder full_7(fs[3], eco[3], ec[3], fs[7], fc[7]);
77
          half adder half 6(hs[3], fc[3], hs[6], hc[6]);
78
          half_adder half_7(p[7][7], hc[3], hs[7], hc[7]);
 79
          //stage 3
 80
81
 82
          assign Y[1] = hs[0];
 83
          assign Y[2] = hs[4];
 84
 85
          half adder half 8(hs[5], hc[4], hs[8], hc[8]);
 86
          half_adder half_9(fs[4], hc[4], hs[9], hc[9]);
 87
          half_adder half_10(fs[5], fc[4], hs[10], hc[10]);
 88
          half_adder half_11(ss[3], fc[5], hs[11], hc[11]);
 89
          half_adder half_12(ss[4], sc[3], hs[12], hc[12]);
          half_adder half_13(es[4], sc[4], hs[13], hc[13]);
 90
 91
          exact\_cmp = ext\_cmp7 (es[5], fc[2], eco[4], ecc[4], dummy, es[7], ecc[7], ecc[7]);
 92
          exact_cmp ext_cmp8(es[6], hc[2], eco[5], ec[5], dummy, es[8], eco[8],ec[8]);
 93
          full_adder full_8(fs[6], eco[6], ec[6], fs[8], fc[8]);
 94
          half_adder half_14(fs[7], fc[6], hs[14], hc[14]);
 95
          half_adder half_15(hs[6], fc[7], hs[15], hc[15]);
 96
          half_adder half_16(hs[7], hc[6], hs[16], hc[16]);
 97
98
          //stage 4
99
100
          assign Y[3] = hs[8];
          half_adder half_17(hs[9], hc[8], hs[17], hc[17]);
101
102
          full_adder full_9(hs[10], hc[9], hc[17], fs[9], fc[9]);
          full adder full_10(hs[11], hc[10], fc[9], fs[10], fc[10]);
103
104
          full adder full 11(hs[12], hc[11], fc[10], fs[11], fc[11]);
105
          full adder full 12(hs[13], hc[12], fc[11], fs[12], fc[12]);
```

```
105
          full_adder full_12(hs[13], hc[12], fc[11], fs[12], fc[12]);
          full_adder full_13(es[7], hc[13], fc[12], fs[13], fc[13]);
106
107
          full_adder full_14(es[8], eco[7], ec[7], fs[14], fc[14]);
108
          full adder full 15(fs[8], eco[8], ec[8], fs[15], fc[15]);
109
110
111
          full_adder full_16(hs[14], fc[8], fc[15], fs[16], fc[16]);
112
          full adder full 17(hs[15], hc[14], fc[16], fs[17], fc[17]);
113
          full adder full 18(hs[16], hc[15], fc[17], fs[18], fc[18]);
114
          full_adder full_19(hc[7], hc[16], fc[18], fs[19], fc[19]);
115
116
          //stage 5
117
118
          assign Y[4] = hs[17];
119
          assign Y[5] = fs[9];
120
          assign Y[6] = fs[10];
121
          assign Y[7] = fs[11];
122
          assign Y[8] = fs[12];
123
          assign Y[9] = fs[13];
124
125
          half_adder half_18(fs[14], fc[13], hs[18], hc[18]);
          full_adder full_20(fs[15], fc[14], hc[18], fs[20], fc[20]);
126
127
          half adder half 19(fs[16], fc[20], hs[19], hc[19]);
          half_adder half_20(fs[17], hc[19], hs[20], hc[20]);
128
129
          half_adder half_21(fs[18], hc[20], hs[21], hc[21]);
130
          half_adder half_22(fs[19], hc[21], hs[22], hc[22]);
131
132
          assign Y[10] = hs[18];
          assign Y[11] = fs[20];
133
134
          assign Y[12] = hs[19];
135
          assign Y[13] = hs[20];
136
          assign Y[14] = hs[21];
137
          assign Y[15] = hs[22];
138
139 🖨 endmodule
140
```

# Schematics of the Compressors used in Multiplier:

### **Exact 4:2 compressor:**



# Proposed area efficient approximate 4:2 compressor:



# Proposed modified dual-stage approximate 4:2 compressor:



### **Multiplier:**



# Area and power observed in compressors and multiplier:

### **Exact 4:2 compressor:**



# Proposed area efficient approximate 4:2 compressor:



### Proposed modified dual-stage approximate 4:2 compressor:



#### Area Utilized:

In LUT utilization, the proposed 4:2 compressors utilizes 50% less than that of the exact 4:2 compressor.

### **Power Consumption:**

$$\left(\frac{1.641 - 0.739}{1.641}\right) \times 100 = 54.96 \%$$

The proposed 4:2 compressors consumes 54.9% less power than the exact one.

### **Multiplier:**



### By using predefined operator,



# **Timing Diagrams:**

# **Exact 4:2 compressor:**



# Proposed area efficient approximate 4:2 compressor:



# Proposed modified dual-stage approximate 4:2 compressor:



#### **Multiplier:**



#### In binary representation,



# **Conclusion:**

Approximate 8-bit multiplier is designed using proposed area efficient approximate 4:2 compressor, proposed modified dual-stage approximate 4:2 compressor and the 4:2 exact compressors. In the 8 × 8 approximate multiplier, Level 1 to Level 8 employ approximate compressors and Level 9 to Level 15 employs exact compressors. When compared to an exact compressor, the proposed compressors have reduction in area and power by 50 and 54.96% respectively. So, the multiplier with proposed design is able to achieve a reduction in area, delay, power. This will be useful for the AI and DSP applications for faster computions with a nominal accuracy.