# **Final Project: Talking Calculator**

Author: Ruyi Zhou 49581911

Lab Section: L2C

# 1. My SOF file is located at:

Final\_project\rtl\

Named: simple\_ipod\_Solution.sof

# 2. The status of the lab:

My design can <u>work perfectly</u> and <u>achieves all requirements</u> in the lab handouts. The simulations of other FSMs are working well. The speech synthesizer, calculator, LED, speed control and 8b10 all work well as the solution.

#### 3. Simulation screenshots:

I wrote the testbenches for these FSMs: *clk\_divider\_spd\_controller*, *Read\_Data*, *Flash\_handle*, *keyboard* and *led\_control*. And I simulated them in ModelSim 10.3c. Among them, the *clk\_divider\_spd\_controller* and *Read\_Data* remains unchanged from my own lab 2 so the simulation is the same as before.

### (a) clk\_divider\_spd\_controller:



The smaller divisor, the higher speed of the song, and vice versa. The clkdout is the frequency that control the speed of the song. As shown above, when KEY[0] is pressed (speedup = 1), the divisor is decreasing until the lower limit (I set it to 20), and the corresponding clkout frequency is increasing. Then, we press KEY [2] (speedrst = 1), the divisor is turned to the default divisor

and the output frequency is the default frequency. Then we slow the speed of the song by press KEY [1] (speeddown), the divisor is increased, and the corresponding output frequency is lower. Then we press the KEY [2] again. The divisor and the output frequency become the default value again. This simulation matches my expectation which indicates the design is fine.

### (b) Read Data:



Initially, the state is 'idle'. When the input 'flash\_mem\_read' commend is 1, the state goes to 'reading', and checking if the waitrequest if from 1 to 0. Once the waitrequest falls to 0, the state goes to 'check\_data'. If the data is valid (flash\_mem\_readdatavalid = 1), the state goes to 'done' and output 1 at 'done' state. This simulation matches my expectation which indicates the design is fine.

#### (c) Flash handle:



Figure a. The zoomed version of the Flash handle simulation

As shown in **Figure a**, the initial state is 'init (0001100), then when the 'done' (from picoblaze, indicate the picoblaze has finished choosing a phoneme\_sel) is 1, we have the start and end byte address (and we convert them to the word address by divided it by 4) and go to the 'idle (0000000)' state. At the 'idle' state we set the 'reset' to 1 to pause the picoblaze and do the algorithm. Then we go to the 'rdflash (0100001)' and when the done\_signal (from Read\_Data module) is 1, we go to 'gtdata (0000010)' state.



Figure b. The second part of the zoomed version of the Flash\_handle simulation

Since the 7200Hz and 50MHz have big different scale so I put the simulation in two pictures. **Figure b** is the continued of **Figure a**. When we at the 'gtdata (0000010)' state, when the posedge 7200Hz, we start to read the data. (As shown in Figure b, I use an edge\_trap module to simulate the *posedge 7200Hz* in an if statement. The hz\_72 is 1 at the posedge of 50M and 7200Hz, and then return to 0 and the negedge of 50M.) We use four states to read the data since each flash\_mem\_data contains 32 bits and the audio\_out only has 8 bits. After read one data,

the word address starts to be increased by 1. Then check if test\_address (77 right now) equals the end\_word\_address (127). If not, the state goes back to 'gtdata' and read the data at the new address.



Figure c. The third part of the zoomed version of the Flash handle simulation

**Figure c** is the continued of **Figure b**. As shown above, when the test\_address reaches the end\_word\_address, the state goes back to the 'init (1100)', and the reset is 0 to tell the picoblaze it can start and get a new phoneme\_sel. The new phoneme\_sel will give the FSM a new start and end address. Then the reset becomes 1 to pause the picoblaze. The FSM then repeats the steps to read the data at the new address.

| <b>ù</b> •                          | Msgs               |          |           |            |        |    |      |     |    |    |      |    |    |
|-------------------------------------|--------------------|----------|-----------|------------|--------|----|------|-----|----|----|------|----|----|
| ♦ syncdk72                          | 1                  | mm       | MM        | MMM        | mm     | MM | hhhh | hom | MM | MM | hood | MM | h  |
|                                     | 1                  |          |           |            |        |    |      |     |    |    |      |    |    |
| done_signal                         | 1                  |          |           |            |        |    |      |     |    |    |      |    |    |
|                                     | 0                  |          |           |            |        |    |      |     |    |    |      |    |    |
| 👍 flash_mem_readdata                | 10 10 10 100000000 | 10101010 | 000000001 | 1111111100 | 000000 |    |      |     |    |    |      |    |    |
| -∳ start_address                    | 255                | 255      |           |            |        |    |      |     |    |    |      |    |    |
| 👍 end_address                       | 511                | 511      |           |            |        |    |      |     |    |    |      |    | j  |
| - <b>∳</b> done                     | 00000001           | 00000001 |           |            |        |    |      |     |    |    |      |    |    |
| 💠 flash_mem_read                    | 0                  |          |           |            |        |    |      |     |    |    |      |    |    |
| 🕂 address                           | 63                 | 63       | 64        | 65         | 66     | 67 | 68   | 69  | 70 | 71 | 72   | 73 | 17 |
| -👍 audio_out                        | 00000000           | 00000000 |           |            |        |    |      |     |    |    |      |    | Ī  |
| 💠 interrupt                         | 0                  |          |           |            |        |    |      |     |    |    |      |    | ı  |
| -🖕 start                            | 00000000           | 00000000 |           |            |        |    |      |     |    |    |      |    | Ī  |
| -🔷 reset                            | 00000000           | 00000001 |           |            |        |    |      |     |    |    |      |    |    |
| -🔷 state                            | 0001100            |          |           |            |        |    |      |     |    |    |      |    | Ţ  |
| -🔷 start_word_addr                  | 63                 | 63       |           |            |        |    |      |     |    |    |      |    | Ī  |
| - <del><!-----></del> end_word_addr | 127                | 127      |           |            |        |    |      |     |    |    |      |    | I  |
| -🔷 temp_data                        | 10101010000000     | 10101010 | 000000001 | 1111111100 | 000000 |    |      |     |    |    |      |    |    |
| -🔷 test_address                     | 63                 | 63       | 64        | 65         | 66     | 67 | 68   | 69  | 70 | 71 | 72   | 73 | Ţ  |
| ♦ hz_72                             | X                  |          |           |            |        |    |      |     |    |    |      |    |    |

Figure d. The overall version of the Flash\_handle simulation

In general, the Picoblaze starts first to give the FSM an address. The FSM starts after the picoblaze is done, and the picoblaze starts after the FSM is done.

In addition, as shown in **Figure d**, the 'flash\_mem\_readdata' and 'hz\_72' signals look like 'glitch'. However, they are NOT 'glitch'. They look like that because the scale of the graph is too large. You can double check in **Figure c**, the zoomed version shows that these two signals are the useful signals instead of 'glitch'. This simulation matches my expectation which indicates the design is fine.

#### (d) Keyboard

| ù∗                 | Msg | s   |        |           |           |    |         |        |         |        |    |    |        |     |         |       |  |
|--------------------|-----|-----|--------|-----------|-----------|----|---------|--------|---------|--------|----|----|--------|-----|---------|-------|--|
|                    | 0   |     | JJ.    |           |           |    |         | ııı    |         |        | N  |    |        |     |         |       |  |
| +-4 kbd_input      | 35  | 35  | j      | 2b        | 35        | 3d |         |        | 35      | 2d     | 2b |    | 39     | 3d  |         |       |  |
| 📲 🥠 equal_done     | 00  | 00  | )      |           |           |    | 01      | 00     |         |        | 1  |    |        |     | 01      | 00    |  |
| <b></b>            | xx  |     | ff (35 | (2b       | (35       | 3d |         | (6a    | 35      | 2d     |    | 83 | 39     | (3d |         | 44    |  |
| #-4 check_equal    | xx  | -(0 | 00     |           |           | 01 | (00     |        |         |        |    |    |        | (01 | 00      |       |  |
| 🚚 🥎 state          | xx  | -(0 | 00 (09 | 01 (0a (0 | 2 (0b (03 | 0c | (04 (0e | 0d (00 | (09 (01 | 0a (02 | 16 | 02 | 0b (03 | (0c | 04 0e 0 | d (00 |  |
| <b></b>            | xx  | -(0 | 00 (05 |           |           |    |         |        |         |        |    |    |        |     |         |       |  |
| <b>_</b>           | xx  | -(  | 00     |           | (05       |    |         |        |         |        | 1  |    | 09     |     |         |       |  |
| <b>+</b> -∜ sign   | xx  | -(0 | 00     | (2b       |           |    |         |        |         | 2d     |    |    |        |     |         |       |  |
| <b>+</b> -∜ result | xx  |     | 00     |           |           |    | (6a     |        |         |        |    |    |        |     | (44     |       |  |

As shown above, the initial state is 'idle' waiting for an input. Then a '5 (35 in hex)' is inputted, the state goes to 'idle out (09)' (the num 1 captures the input at this time) and 'second (01)' to wait for the second input. Then a 'plus (2B)' is inputted, the state goes to 'second out (0A)' and 'third (02)' to wait for the third input. Then a '5 (35)' is inputted, the state goes to 'third out (0B)' and num 2 captures the input. The state then goes to 'fourth (03)' and wait for the input 'equal(3D)'. When the 'equal' is inputted, 'check equal' is 1. At this moment, this FSM is paused and the picoblaze starts to talk 'equal'. When the talking process is done, 'equal done' is 1, and the state goes to 'done (04)' to do the calculation. Now the we got the result and output the result to the picoblaze so that it can give the flash handle FSM a signal and correct address to talk. Then the state goes back to idle and wait for another input, and repeat the process. This time, we input a '5' and a 'minus (2D)'. The next input should be a number. However, we input a 'plus (2B)' to test the error. When the input is 'plus' (at the yellow bar), the state goes to 'our error 3 plus (16)' from 'third (02)'. Then the selecy key is '83' which is 'error' signal in picoblaze. Then we input a '9 (39)', The state goes to 'third out (0B)', 'fourth (03)', 'fourth out (0C)' and 'done (04)'. At the done state, the algorithm gives the correct result '44 (hex)' which is 'minus 4' in picoblaze. This indicates the minus-result also works well. Then the state goes back to idle and wait for the next input. This simulation matches my expectation which indicates the design is fine.

#### (e) Led control



Figure e. The initial part of the led\_control simulation



Figure f. The first flash part of the led control simulation

Figure e shows the beginning of the led\_control module. At the beginning, the initial state is 'init (000)' and counter, sum, result are all 0 (default). The first audio\_data is 10 (decimal), the state then goes to find\_mbs (001) to check if it is negative. Then the state goes to sum\_up (010) and the counter starts to be increased by 1. The second audio\_data is -10(in decimal), when the state goes to find\_mbs (001), we got the absolution value so the abs\_data is always 10, and then the counter is increased by 1 again. When the counter is 255 (decimal), we do the averaging. As shown in Figure f, when the counter is 255, we do the average and get the result. The result is 1001 in binary. Then we go to the display\_led (011) state to check the most significant bit. As shown above, the most significant bit is result[3], therefore the led\_out is 11110000 (light up from left to right as required.) Then the sum, counter and result are reset to 0. The process starts again. This simulation matches my expectation which indicates the design is fine.

#### RTL viewer of the design



#### 4. How to run the simulations:

The testbenches for the clk\_divider\_spd\_controller, Read\_Data, Flash\_handle, keyboard and led\_control are called tb\_clk\_divider\_spd\_controller.sv, tb\_Read\_Data.sv, tb\_Flash\_handle.sv, tb\_keyboard.sv and tb\_led\_control respectively. These testbenches are located at:

\rt1

I run the simulation in **ModelSim 10.3c** by clicking the 'simulation' button on the tool bar. If you have my do. files, to simulate, click the 'start simulation' and choose the corresponding testbench. Then input the command 'do <filename>'. Then click 'run all' to get the waveforms.

#### 4. Additional information:

- To make the picoblaze connection easier, I changed the .psm file name from speech.psm to *pracpico.psm* (the same name as lab 2 but the contents are different) so that I don't need to change the port name of template. The .psm file is located at /doc/KCMSP3/Assemble

### Name: pracPICO.psm

- -The speed control is the same as solution, which is not very fast changing. Therefore, if you want to see obvious speed change, please hold the KEY0/KEY1 for a little bit long time. Also, KEY 2 is reset the speed.
- -The 8b10b encoing/decoding works well and I put the 'silent' signal as the control\_character as required.

| LCD                    |                    |
|------------------------|--------------------|
| ± Line 1 - ASCII       | "2+6=2+6=889+8-6=" |
| Line 2 - HEX           | 538B2D530753E6E6h  |
| Scope                  |                    |
| 30.34-473-450-5070-420 |                    |

As shown above, the last 4 bytes of Line 2 represent the audio\_data before and after encode/decode. The green part is the audio\_data after encode/decode, and the blue part is the audio\_data before the encode/decode. The green part exactly equals to the blue part, which indicates the encode/decode works well.

- -All the code files and simulation files (do. Files) are inside **rtl**\ because I simulate the design using **ModelSim**, which requires all the project files under the same dictionary.
- -The code files (.v) are in **rtl**\, the KCPSM3 (.psm) files are in **doc**\.

-To compile in Quartus, you should first set up the Library in Quartus as following:



(Please ignore the all c:/since I put KCPSM3 in C when I did the lab. When I submit the lab, I put all the files in D:/). If you download my files in C drive, you should change to the corresponding location which include the pracpico folder.

### Tips to run:

After you download the file on your computer (let's assume you download it into C drive), the first thing is to set up the DOSBox. The default drive for the DOSbox is Z:/, so we need to do:

- 1. mount c c:/
- 2. cd "the location of the 'Assemble"
- 3. KCPSM3 pracpico > compile.log

Make sure to use the **left shift** for the '>'.

After a few minutes, a .MEM file will be generated. To check if it is successful, click the COMPILE.LOG and check if the bottom line shows the 'successful'. If so, copy the .MEM file and paste into the **rtl**/, and start the compilation. It should work.

-I really appreciate all helps from the professor and TAs. Even though this course is hard, it is also my favorite course. Thank you for the exciting term! If you have any questions about my project please let me know via piazza or email <a href="mailto:ruyizhou0711@gmail.com">ruyizhou0711@gmail.com</a> or 1820330027@qq.com.