ELEC402 Introduction to VLSI System

# Synthesized Washer & Dryer Machine

Assignment 2 Report

Ruyi Zhou

49581911

# Mapped Verilog Generated by RTL Compiler

The figures below show the mapped Verilog file generated by the RTL compiler.

```
module washer_machine(mode, rst, clk, door_lock, water, spin, in_water,
             channel_open, heater);
    input [2:0] mode;
input rst, clk, door_lock, water;
output spin, in_water, channel_open, heater;
wire [2:0] mode;
    wire spin, in_water, channel_open, heater;
wire [1:0] count;
    wire [7:0] state;
wire [7:0] state;
wire n_0, n_1, n_2, n_3, n_4, n_5, n_6, n_7;
wire n_8, n_9, n_10, n_12, n_13, n_14, n_15, n_16;
wire n_17, n_18, n_19, n_20, n_21, n_22, n_23, n_24;
      wire n_35, n_36, n_37, n_38, n_39, n_41, n_42, n_44;
wire n_45, n_47, n_48, n_49, n_50, n_51, n_52, n_53;
      wire n_54, n_56, n_57, n_58, n_60, n_61, n_62, n_63;
wire n_64, n_65, n_66, n_67, n_68, n_69, n_70, n_71;
      wire n_72, n_73, n_74, n_76, n_77, n_78, n_79, n_80;
wire n_81, n_82, n_83, n_84, n_85, n_87, n_89, n_91;
       wire n_92, n_93, n_94, n_95, n_105, n_106, n_107, n_108;
      wire n_109, n_110;
DFFSNQ_X1 \count_reg[0] (.SN (1'b1), .CLK (clk), .D (n_106), .Q
      (count[0]));
DFFSNQ_X1 \state_reg[2] (.SN (1'b1), .CLK (clk), .D (n_95), .Q
      (state[2]));
DFFSNQ_X1 \state_reg[6] (.SN (1'b1), .CLK (clk), .D (n_94), .Q
     (state[6]));

DFFSNQ_X1 \count_reg[1] (.SN (1'b1), .CLK (clk), .D (n_93), .Q
     (count[1]));
DFFSNQ_X1 \state_reg[3] (.SN (1'b1), .CLK (clk), .D (n_92), .Q
      DFFSNQ_X1 \state_reg[0] (.SN (1'b1), .CLK (clk), .D (n_89), .Q
                       (state[0]));
      DFFSNQ_X1 \state_reg[1] (.SN (1'b1), .CLK (clk), .D (n_108), .Q
                     (state[1]));
      (n_95));
NAND2_X1 g8495(.A1 (n_84), .A2 (n_82), .ZN (n_94));
      NAND4_X1 g8499(.A1 (n_73), .A2 (n_110), .A3 (n_56), .A4 (n_91), .ZN (n_92));
      DFFSNQ_X1 \state_reg[5] (.SN (1'b1), .CLK (clk), .D (n_87), .Q
                       (state[5]));
      OR4_X1 g8491(.A1 (n_67), .A2 (n_81), .A3 (n_79), .A4 (n_57), .Z
     \[ \lambda \text{Inios} \], \[ \lambda \text{Inios} \text{Inios} \], \[ \lambda \text{Inios} \], \[ \lambda \text{Inios} \text{Inios} \], \[ \lambda \text{Inios} \text{Inios} \], \[ \lambda \text{Inios} \text{Inios} \text{Inios} \text{Inios} \], \[ \lambda \text{Inios} \tex
      DFFSNO X1 \state reg[4] (.SN (1'b1), .CLK (clk), .D (n 74), .0
     | (state[4]);
| 
       (n_78));
A0122_X1 g8496(.A1 (count[0]), .A2 (n_42), .B1 (n_3), .B2 (n_76), .ZN
      (n_77));
A0121 X1 g8505(.A1 (n_4), .A2 (n_76), .B (n_72), .ZN (n_73));
     ADIZI_XI g8595(.A1 (n_4), A2 (n_76), .B (n_72), .AN (n_73));
NANID2_XI g8511(.A1 (n_51), .A2 (water), .ZN (n_71));
NOR3_XI g8515(.A1 (n_61), .A2 (n_66), .A3 (water), .ZN (n_70));
INV_XI g8516(.I (n_68), .ZN (n_69));
OAIZ2_XI g8498(.A1 (n_66), .A2 (n_28), .B1 (n_64), .B2 (n_63), .ZN
      NOR3 X1 g8522(.A1 (n_65), .A2 (n_64), .A3 (n_63), .ZN (n_74));
NAND4_X1 g8523(.A1 (n_61), .A2 (n_15), .A3 (n_5), .A4 (n_54), .ZN
      (n_62));

OR4_X1_g8525(.A1 (n_48), .A2 (n_66), .A3 (n_1), .A4 (mode[2]), .Z
   NUME_AI g8524(.AI (n_40), ne (n_49));
NOR2_XI g8527(.AI (n_50), .A2 (state[6]), .ZN (n_54));
NAND3_XI g8528(.AI (n_36), .A2 (n_41), .A3 (n_7), .ZN (n_91));
NAND2_XI g8529(.AI (n_65), .A2 (n_52), .ZN (n_66));
```

```
NAND2_X1 g8531(.A1 (n_44), .A2 (n_52), .ZN (n_64));
NAND3_X1 g8533(.A1 (channel_open), .A2 (n_24), .A3 (n_22), .ZN
    (n_56));
OAI21_X1 g8535(.A1 (n_44), .A2 (state[3]), .B (n_52), .ZN (n_45));
NAND4_X1 g8520(.A1 (n_16), .A2 (n_14), .A3 (n_41), .A4 (n_39), .ZN
NOR2_X1 g8539(.A1 (n_35), .A2 (n_29), .ZN (heater));
NAND2_X1 g8542(.A1 (n_18), .A2 (n_39), .ZN (n_50));
NAND2_X1 g8544(.A1 (n_27), .A2 (n_17), .ZN (n_38));
INV_X1 g8546(.I (n_47), .ZN (n_52));
NOR4_X1 g8548(.A1 (n_10), .A2 (state[0]), .A3 (n_23), .A4 (state[2]),
    .ZN (channel_open));
NOR3_X1 g8555(.A1 (n_12), .A2 (state[0]), .A3 (mode[0]), .ZN (n_37));
INV_X1 g8557(.I (n_35), .ZN (n_36));
NOR2_X1 g8541(.A1 (n_33), .A2 (n_32), .ZN (in_water));
NOR3\_X1 g8545(.A1 (n_30), .A2 (n_32), .A3 (n_29), .ZN (spin));
AOI22_X1 g8526(.A1 (n_27), .A2 (n_6), .B1 (n_9), .B2 (door_lock), .ZN
    (n_28));
NOR2_X1 g8540(.A1 (state[1]), .A2 (n_25), .ZN (n_26));
NAND3_X1 g8547(.A1 (n_24), .A2 (n_23), .A3 (n_22), .ZN (n_47));
AOI22_X1 g8549(.A1 (n_20), .A2 (state[3]), .B1 (n_65), .B2 (mode[2]),
    .ZN (n_21));
NAND2_X1 g8551(.A1 (n_27), .A2 (n_20), .ZN (n_19));
NAND3_X1 g8558(.A1 (n_27), .A2 (state[3]), .A3 (state[4]), .ZN
    (n 35));
INV_X1 g8571(.I (n_32), .ZN (n_18));
AND2_X1 g8550(.A1 (n_23), .A2 (n_22), .Z (n_39));
NOR2_X1 g8552(.A1 (n_20), .A2 (state[1]), .ZN (n_17));
NAND2_X1 g8553(.A1 (n_30), .A2 (state[2]), .ZN (n_16));
OAI21_X1 g8554(.A1 (n_29), .A2 (count[0]), .B (state[7]), .ZN (n_15));
NAND3_X1 g8560(.A1 (state[0]), .A2 (n_29), .A3 (state[6]), .ZN
    (n_33));
AOI21_X1 g8562(.A1 (n_0), .A2 (state[7]), .B (state[3]), .ZN (n_14));
INV_X1 g8564(.I (n_41), .ZN (n_13));
INV_X1 g8573(.I (n_27), .ZN (n_48));
INV_X1 g8575(.I (n_44), .ZN (n_12));
NAND2_X1 g8581(.A1 (n_9), .A2 (state[1]), .ZN (n_61));
NOR2_X1 g8574(.A1 (n_9), .A2 (state[2]), .ZN (n_27));
NAND3_X1 g8556(.A1 (n_9), .A2 (state[2]), .A3 (door_lock), .ZN
     (n 25));
NOR3_X1 g8559(.A1 (state[0]), .A2 (state[1]), .A3 (state[7]), .ZN
    (n 8));
```

```
NOR3_X1 g8561(.A1 (state[5]), .A2 (state[7]), .A3 (rst), .ZN (n_7));
XNOR2_X1 g8563(.A1 (mode[2]), .A2 (mode[1]), .ZN (n_6));
NAND2_X1 g8566(.A1 (n_9), .A2 (mode[0]), .ZN (n_63));
NAND2_X1 g8572(.A1 (n_65), .A2 (state[2]), .ZN (n_32));
NOR2_X1 g8576(.A1 (n_29), .A2 (state[2]), .ZN (n_44));
NAND2_X1 g8577(.A1 (state[0]), .A2 (n_2), .ZN (n_5));
NOR2_X1 g8582(.A1 (state[0]), .A2 (n_65), .ZN (n_4));
NOR2_X1 g8580(.A1 (n_9), .A2 (state[3]), .ZN (n_3));
NOR2_X1 g8565(.A1 (n_29), .A2 (state[6]), .ZN (n_41));
NAND2_X1 g8579(.A1 (n_29), .A2 (state[3]), .ZN (n_10));
NOR2_X1 g8569(.A1 (state[7]), .A2 (state[6]), .ZN (n_24));
NAND2_X1 g8570(.A1 (state[0]), .A2 (state[7]), .ZN (n_30));
NOR2_X1 g8568(.A1 (state[4]), .A2 (rst), .ZN (n_22));
NOR2_X1 g8567(.A1 (count[1]), .A2 (count[0]), .ZN (n_20));
INV_X1 g8586(.I (state[7]), .ZN (n_2));
INV_X1 g8588(.I (state[5]), .ZN (n_23));
INV_X1 g8589(.I (mode[1]), .ZN (n_1));
INV X1 g8585(.I (state[2]), .ZN (n_0));
INV_X1 g8583(.I (state[3]), .ZN (n_65));
INV_X1 g8584(.I (state[0]), .ZN (n_9));
INV_X1 g8587(.I (state[1]), .ZN (n_29));
NAND3_X1 g2(.A1 (n_105), .A2 (n_84), .A3 (n_77), .ZN (n_106));
OR2_X1 g3(.A1 (n_85), .A2 (count[0]), .Z (n_105));
NAND2_X1 g8600(.A1 (n_107), .A2 (n_68), .ZN (n_108));
NOR3_X1 g8601(.A1 (n_58), .A2 (n_49), .A3 (n_74), .ZN (n_107));
NAND2_X1 g8602(.A1 (n_109), .A2 (n_52), .ZN (n_110));
AOI21_X1 g8603(.A1 (n_19), .A2 (n_25), .B (n_10), .ZN (n_109));
```

### Visual Waveforms showing state transitions from mapped Verilog

After synthesis, the circuit generated by the mapped Verilog contains time delays. The figures below compare the original waveform with the synthesized waveform and indicate the delays.

-1. The full scale of the comparison between the un-synthesized and synthesized Verilog





Figure 2. the synthesized Verilog model



As shown above, the un-synthesized and synthesized models are quite similar. The states transitions and outputs signals work the same as the un-synthesized mode, which indicates the functionality works well after mapped. However, the synthesized model contains some tiny timing delays after zoom in. The figures below show the delays or the state transition and outputs.

-2. The Zoom-in scale of the comparison between the un-synthesized and synthesized Verilog

Figure 3. the un-synthesized Verilog signal of the state transition and output



Figure 4. the synthesized Verilog signal of the state transition and output



As shown in **Figure 3**, in the un-synthesized model, the changes of outputs (*clk*, *spin*, *channel\_open*) and the state (0010\_1000 wait\_for\_dry) and the *count* signal happen exactly at the moment when the rising edge of clk happens.

However, in **Figure 4**, the synthesized model, the outputs (falling edge of *spin* and rising edge of *channel\_open*), the states and count signal are changed slightly behind the rising edge of the *clk*, which indicates a time delay happened.

Figure 5. the un-synthesized Verilog output 'spin' signal



Figure 6. the synthesized Verilog output 'spin' signal



It can be seen that there is a timing delay on the output signal 'spin' in the synthesized Verilog compared to the un-synthesized model.

Figure 7. the un-synthesized Verilog output 'in\_water' signal



Figure 8. the synthesized Verilog output 'in\_water' signal



As shown above, there is a timing delay on the output signal 'in\_water' in the synthesized Verilog compared to the un-synthesized model.

Figure 9. the un-synthesized Verilog output 'heater' signal



Figure 10. the synthesized Verilog output 'heater' signal



Figure 10 shows there is a timing delay on the output signal 'heater' in the synthesized model compared to the un-synthesized one.

Even though all the four output signals and the state transition have the timing delay, the Figure 1 and Figure 2 show that the functionality of this design works well. The timing delay in the synthesized model may come from the resistance or capacitance in the wires because the synthesized model considers the physical properties in the real world.

# Report from RTL Compiler showing total number of cells in the project

The area report below indicates the total cells of this design contains 104 cells, which exceeds the minimum requirements (100 cells). The cells are consisting of the logic gates from the FSM design.

## Appendix 1. The code of the Mapped Verilog file

```
// Generated by Cadence Encounter(R) RTL Compiler RC14.13 - v14.10-s027 1
// Verification Directory fv/washer machine
module washer machine(mode, rst, clk, door lock, water, spin, in water,
      channel open, heater);
  input [2:0] mode;
  input rst, clk, door lock, water;
  output spin, in water, channel open, heater;
  wire [2:0] mode;
  wire rst, clk, door lock, water;
  wire spin, in water, channel open, heater;
  wire [1:0] count;
  wire [7:0] state;
  wire n 0, n 1, n 2, n 3, n 4, n 5, n 6, n 7;
  wire n 8, n 9, n 10, n 12, n 13, n 14, n 15, n 16;
  wire n 17, n 18, n 19, n 20, n 21, n 22, n 23, n 24;
  wire n_25, n_26, n_27, n_28, n_29, n_30, n_32, n_33;
  wire n 35, n 36, n 37, n 38, n 39, n 41, n 42, n 44;
  wire n 45, n 47, n 48, n 49, n 50, n 51, n 52, n 53;
  wire n 54, n 56, n 57, n 58, n 60, n 61, n 62, n 63;
  wire n 64, n 65, n 66, n 67, n 68, n 69, n 70, n 71;
  wire n 72, n 73, n 74, n 76, n 77, n 78, n 79, n 80;
  wire n 81, n 82, n 83, n 84, n 85, n 87, n 89, n 91;
  wire n 92, n 93, n 94, n 95, n 105, n 106, n 107, n 108;
  wire n 109, n 110;
  DFFSNQ X1 \count reg[0] (.SN (1'b1), .CLK (clk), .D (n 106), .Q
        (count[0]);
  DFFSNQ X1 \state reg[2] (.SN (1'b1), .CLK (clk), .D (n 95), .Q
        (state[2]));
  DFFSNQ X1 \state reg[6] (.SN (1'b1), .CLK (clk), .D (n 94), .Q
        (state[6]));
  DFFSNQ X1 \count reg[1] (.SN (1'b1), .CLK (clk), .D (n 93), .Q
        (count[1]));
  DFFSNQ X1 \state_reg[3] (.SN (1'b1), .CLK (clk), .D (n_92), .Q
        (state[3]));
  DFFSNQ X1 \state reg[0] (.SN (1'b1), .CLK (clk), .D (n 89), .Q
        (state[0]));
  DFFSNQ_X1 \state_reg[1] (.SN (1'b1), .CLK (clk), .D (n 108), .Q
        (state[1]));
  NAND4 X1 g8493(.A1 (n 80), .A2 (n 60), .A3 (n 53), .A4 (n 91), .ZN
        (n 95));
```

```
NAND2 X1 g8495(.A1 (n 84), .A2 (n 82), .ZN (n 94));
NAND2 X1 g8497(.A1 (n 78), .A2 (n 83), .ZN (n 93));
NAND4 X1 g8499(.A1 (n 73), .A2 (n 110), .A3 (n 56), .A4 (n 91), .ZN
      (n 92));
DFFSNQ X1 \state reg[5] (.SN (1'b1), .CLK (clk), .D (n 87), .Q
      (state[5]));
OR4 X1 g8491(.A1 (n 67), .A2 (n 81), .A3 (n 79), .A4 (n 57), .Z
      (n 89));
NAND2 X1 g8506(.A1 (n 85), .A2 (n 71), .ZN (n 87));
DFFSNQ X1 \state reg[7] (.SN (1'b1), .CLK (clk), .D (n 69), .Q
      (state[7]));
DFFSNQ X1 \state reg[4] (.SN (1'b1), .CLK (clk), .D (n 74), .Q
      (state[4]));
NAND2 X1 g8503(.A1 (n 62), .A2 (count[1]), .ZN (n 83));
NOR2_X1 g8504(.A1 (n_70), .A2 (n_81), .ZN (n_82));
NOR3 X1 g8509(.A1 (n 81), .A2 (n 58), .A3 (n 79), .ZN (n 80));
AOI22 X1 g8510(.A1 (n 72), .A2 (n 20), .B1 (n 76), .B2 (n 65), .ZN
     (n 78);
AOI22 X1 g8496(.A1 (count[0]), .A2 (n 42), .B1 (n 3), .B2 (n 76), .ZN
     (n_777);
AOI21 X1 g8505(.A1 (n 4), .A2 (n 76), .B (n 72), .ZN (n 73));
NAND2 X1 g8511(.A1 (n 51), .A2 (water), .ZN (n 71));
NOR3 X1 g8515(.A1 (n 61), .A2 (n 66), .A3 (water), .ZN (n 70));
INV X1 g8516(.I (n 68), .ZN (n 69));
OAI22 X1 g8498(.A1 (n 66), .A2 (n 28), .B1 (n 64), .B2 (n 63), .ZN
      (n 67));
NOR3_X1 g8522(.A1 (n_65), .A2 (n_64), .A3 (n_63), .ZN (n_74));
NAND4 X1 g8523(.A1 (n 61), .A2 (n 15), .A3 (n 5), .A4 (n 54), .ZN
      (n 62));
OR4 X1 g8525(.A1 (n 48), .A2 (n 66), .A3 (n 1), .A4 (mode[2]), .Z
      (n 60));
INV X1 g8537(.I (n 72), .ZN (n 85));
NOR2 X1 g8512(.A1 (n 56), .A2 (water), .ZN (n 57));
NAND3 X1 g8517(.A1 (n 79), .A2 (state[1]), .A3 (water), .ZN (n 68));
NAND2 X1 g8518(.A1 (n 8), .A2 (n 54), .ZN (n 84));
AOI21_X1 g8519(.A1 (n_38), .A2 (state[3]), .B (n_45), .ZN (n_81));
NOR3 X1 g8538(.A1 (n 30), .A2 (n 13), .A3 (n 50), .ZN (n 72));
OAI21 X1 g8513(.A1 (n 26), .A2 (n 37), .B (n 52), .ZN (n 53));
INV X1 g8530(.I (n 64), .ZN (n 76));
INV X1 g8532(.I (n 56), .ZN (n 51));
NOR3_X1 g8534(.A1 (n_33), .A2 (n 50), .A3 (state[7]), .ZN (n 58));
NOR3 X1 g8536(.A1 (n 32), .A2 (state[0]), .A3 (n 47), .ZN (n 79));
NOR4 X1 g8524(.A1 (n 48), .A2 (state[1]), .A3 (n 47), .A4 (n 21), .ZN
      (n 49));
```

```
NOR2 X1 g8527(.A1 (n 50), .A2 (state[6]), .ZN (n 54));
NAND3 X1 g8528(.A1 (n 36), .A2 (n 41), .A3 (n 7), .ZN (n 91));
NAND2 X1 g8529(.A1 (n 65), .A2 (n 52), .ZN (n 66));
NAND2 X1 g8531(.A1 (n 44), .A2 (n 52), .ZN (n 64));
NAND3 X1 g8533(.A1 (channel open), .A2 (n 24), .A3 (n 22), .ZN
      (n 56));
OAI21 X1 g8535(.A1 (n 44), .A2 (state[3]), .B (n 52), .ZN (n 45));
NAND4_X1 g8520(.A1 (n_16), .A2 (n_14), .A3 (n_41), .A4 (n_39), .ZN
      (n 42));
NOR2 X1 g8539(.A1 (n 35), .A2 (n 29), .ZN (heater));
NAND2 X1 g8542(.A1 (n 18), .A2 (n 39), .ZN (n 50));
NAND2 X1 g8544(.A1 (n 27), .A2 (n 17), .ZN (n 38));
INV X1 g8546(.I (n 47), .ZN (n 52));
NOR4 X1 g8548(.A1 (n 10), .A2 (state[0]), .A3 (n 23), .A4 (state[2]),
      .ZN (channel open));
NOR3 X1 g8555(.A1 (n 12), .A2 (state[0]), .A3 (mode[0]), .ZN (n 37));
INV X1 g8557(.I (n 35), .ZN (n 36));
NOR2 X1 g8541(.A1 (n 33), .A2 (n 32), .ZN (in water));
NOR3 X1 g8545(.A1 (n 30), .A2 (n 32), .A3 (n 29), .ZN (spin));
AOI22_X1 g8526(.A1 (n_27), .A2 (n_6), .B1 (n_9), .B2 (door_lock), .ZN
      (n 28));
NOR2 X1 g8540(.A1 (state[1]), .A2 (n 25), .ZN (n 26));
NAND3 X1 g8547(.A1 (n 24), .A2 (n 23), .A3 (n 22), .ZN (n 47));
AOI22_X1 g8549(.A1 (n_20), .A2 (state[3]), .B1 (n_65), .B2 (mode[2]),
      .ZN(n 21);
NAND2 X1 g8551(.A1 (n 27), .A2 (n 20), .ZN (n 19));
NAND3 X1 g8558(.A1 (n 27), .A2 (state[3]), .A3 (state[4]), .ZN
     (n 35));
INV X1 g8571(.I (n 32), .ZN (n 18));
AND2 X1 g8550(.A1 (n 23), .A2 (n 22), .Z (n 39));
NOR2 X1 g8552(.A1 (n 20), .A2 (state[1]), .ZN (n 17));
NAND2 X1 g8553(.A1 (n 30), .A2 (state[2]), .ZN (n 16));
OAI21 X1 g8554(.A1 (n 29), .A2 (count[0]), .B (state[7]), .ZN (n 15));
NAND3 X1 g8560(.A1 (state[0]), .A2 (n 29), .A3 (state[6]), .ZN
      (n 33));
AOI21_X1 g8562(.A1 (n_0), .A2 (state[7]), .B (state[3]), .ZN (n_14));
INV X1 g8564(.I (n 41), .ZN (n 13));
INV X1 g8573(.I (n 27), .ZN (n 48));
INV X1 g8575(.I (n 44), .ZN (n 12));
NAND2 X1 g8581(.A1 (n 9), .A2 (state[1]), .ZN (n 61));
NOR2_X1 g8574(.A1 (n_9), .A2 (state[2]), .ZN (n_27));
NAND3 X1 g8556(.A1 (n 9), .A2 (state[2]), .A3 (door lock), .ZN
      (n 25);
NOR3 X1 g8559(.A1 (state[0]), .A2 (state[1]), .A3 (state[7]), .ZN
```

```
(n \ 8));
  NOR3 X1 g8561(.A1 (state[5]), .A2 (state[7]), .A3 (rst), .ZN (n 7));
  XNOR2 X1 g8563(.A1 (mode[2]), .A2 (mode[1]), .ZN (n 6));
  NAND2 X1 g8566(.A1 (n 9), .A2 (mode[0]), .ZN (n 63));
  NAND2 X1 g8572(.A1 (n 65), .A2 (state[2]), .ZN (n 32));
  NOR2 X1 g8576(.A1 (n 29), .A2 (state[2]), .ZN (n 44));
  NAND2 X1 g8577(.A1 (state[0]), .A2 (n 2), .ZN (n 5));
  NOR2_X1 g8582(.A1 (state[0]), .A2 (n_65), .ZN (n_4));
  NOR2 X1 g8580(.A1 (n 9), .A2 (state[3]), .ZN (n 3));
  NOR2 X1 g8565(.A1 (n 29), .A2 (state[6]), .ZN (n 41));
  NAND2 X1 g8579(.A1 (n 29), .A2 (state[3]), .ZN (n 10));
  NOR2 X1 g8569(.A1 (state[7]), .A2 (state[6]), .ZN (n 24));
  NAND2 X1 g8570(.A1 (state[0]), .A2 (state[7]), .ZN (n 30));
  NOR2 X1 g8568(.A1 (state[4]), .A2 (rst), .ZN (n 22));
  NOR2_X1 g8567(.A1 (count[1]), .A2 (count[0]), .ZN (n_20));
  INV X1 g8586(.I (state[7]), .ZN (n 2));
  INV X1 g8588(.I (state[5]), .ZN (n 23));
  INV X1 g8589(.I (mode[1]), .ZN (n_1));
  INV X1 g8585(.I (state[2]), .ZN (n 0));
  INV_X1 g8583(.I (state[3]), .ZN (n_65));
  INV X1 g8584(.I (state[0]), .ZN (n 9));
  INV X1 g8587(.I (state[1]), .ZN (n 29));
  NAND3 X1 g2(.A1 (n 105), .A2 (n 84), .A3 (n 77), .ZN (n 106));
  OR2 X1 g3(.A1 (n 85), .A2 (count[0]), .Z (n 105));
  NAND2 X1 g8600(.A1 (n 107), .A2 (n 68), .ZN (n 108));
  NOR3 X1 g8601(.A1 (n 58), .A2 (n 49), .A3 (n 74), .ZN (n 107));
  NAND2_X1 g8602(.A1 (n_109), .A2 (n_52), .ZN (n_110));
  AOI21 X1 g8603(.A1 (n 19), .A2 (n 25), .B (n 10), .ZN (n 109));
endmodule
```

Appendix 2. The timing report

| Generated by:<br>Generated on: |               | unter(F<br>07 2022 |      |        |          | C14.13   | - v14.10-s027_1 |
|--------------------------------|---------------|--------------------|------|--------|----------|----------|-----------------|
| Module:                        |               | er mach            |      | .00.43 | , hiii   |          |                 |
| Technology libra               |               | _                  |      | revi   | sion 1   | а        |                 |
| Operating condit               |               | _                  | _    |        |          |          |                 |
| Wireload mode:                 | enclo         |                    |      |        | ,        |          |                 |
| Area mode:                     | timin         | ng libr            | rary |        |          |          |                 |
|                                | .======       | -                  |      |        |          | =====    |                 |
|                                |               |                    |      |        |          |          |                 |
| Pin                            | Type I        | Fanout             |      |        |          | Arrival  |                 |
|                                |               |                    | (†F) | (ps)   | (ps)     | (ps)     |                 |
| clock clk)                     | launch        |                    |      |        |          | 0        | R               |
| state_reg[3]/CLK               |               |                    |      | 0      |          | 0        | R               |
| state_reg[3]/Q                 | DFFSNQ_X1     | 8                  | 6.7  | 11     | +19      | 19       | F               |
| 8583/I                         |               |                    |      |        | +0       | 19       |                 |
| 8583/ZN                        | INV_X1        | 6                  | 5.9  | 11     | +9       | 28       | R               |
| 8572/A1                        |               |                    |      |        | +0       | 28       |                 |
| 8572/ZN                        | NAND2_X1      | 4                  | 3.4  | 10     | +8       | 36       | F               |
| 8571/I                         |               |                    |      |        | +0       | 36       |                 |
| 8571/ZN                        | INV_X1        | 1                  | 1.0  | 4      | +4       | 40       |                 |
| 8542/A1                        |               |                    |      |        | +0       | 40       |                 |
| 8542/ZN                        | NAND2_X1      | 3                  | 2.6  | 7      | +5       | 45       |                 |
| 8538/A3                        | NODO VA       | _                  | 2.4  |        | +0       | 45       |                 |
| (8538/ZN                       | NOR3_X1       | 3                  | 3.1  | 14     | +11      | 56       |                 |
| g8537/I<br>g8537/ZN            | INV_X1        | 2                  | 1.7  | 6      | +0<br>+5 | 56<br>61 |                 |
| 3/A1                           | INV_XI        | 2                  | 1.7  | U      | +0       | 61       |                 |
| 3/Z                            | OR2 X1        | 1                  | 0.9  | 2      | +6       | 67       |                 |
| ;3/2<br>;2/A1                  |               |                    | 0.5  |        | +0       | 67       |                 |
| (2/ZN                          | NAND3_X1      | 1                  | 0.6  | 3      | +2       | 70       |                 |
| count_reg[0]/D                 | DFFSNQ_X1     |                    |      |        | +0       | 70       |                 |
| count_reg[0]/CLK               | _             |                    |      | 0      | +8       | 78       |                 |
| (clock clk)                    | capture       |                    |      |        |          | 100      | <br>R           |
|                                |               |                    |      |        |          |          |                 |
| Cost Group : 'c]               | k' (path_grou | up 'clk            | c')  |        |          |          |                 |
| iming slack :                  | 22ps          |                    |      |        |          |          |                 |
| Start-point : sta              |               | K                  |      |        |          |          |                 |

The timing document shows that this design has a positive timing slack (22ps).