

# Introduction to Logic Design EEF205E

Homework 1

Rüzgar Erik 040240783

Istanbul Technical University
Faculty of Electrical and Electronics Engineering

# Part 1

- 1. Convert the hexadecimal number  $64CD_{16}$  to binary, to octal, and decimal. Solution:
  - a. to binary

$$\begin{aligned} 6_{16} &= 0110_2 \\ 4_{16} &= 0100_2 \\ C_{16} &= 1100_2 \end{aligned}$$

$$D_{16} = 1101_2$$

So,  $64CD_{16} = 0110\ 0100\ 1100\ 1101_2$ .

**b.** to octal

To convert to octal the binary number is divided into 3 digit groups from the LSB.

$$000 \parallel 110 \parallel 010 \parallel 011 \parallel 001 \parallel 101$$

$$000_2 = 0_8$$

$$110_2 = 6_8$$

$$010_2 = 2_8$$

$$011_2 = 3_8$$

$$001_2 = 1_8$$

$$101_2 = 5_8$$

So, 
$$64CD_{16} = 62315_8$$
.

 $\mathbf{c}$ . to decimal

$$\begin{split} C_{16} &= 12_{10} \\ D_{16} &= 13_{10} \\ 64CD_{16} &= (6\times16^3) + (4\times16^2) + (12\times16^1) + (13\times16^0) \\ &= (6\times4096) + (4\times256) + (12\times16) + (13\times1) \\ &= 24576 + 1024 + 192 + 13 \\ &= 25805 \end{split}$$

# 2. Convert the decimal number 431 to binary, hexadecimal and octal Solution:

**a.** To binary



The binary representation of  $431_{10}$  is  $0001\ 1010\ 1111_2$ 

#### **b.** To hexadecimal

The binary representation of the number was calculated in the previous question as  $0001\ 1010\ 1111_2$  to convert it to hexadecimal, the binary number is divided into groups that contains 4 digits starting from the LSB.

The hexadecimal representations of binary numbers are calculated below:

$$0001_2 = 1_{16}$$
$$1010_2 = A_{16}$$
$$1111_2 = F_{16}$$

So, the hexadecimal representation is :

$$431_{10} = 0001\ 1010\ 1111_2 = 1AF_{16}$$

#### c. To octal

The binary representation of the number was calculated previously to convert the binary number to octal the digits are grouped into 3 digit groups starting from the LSB.

$$000 \parallel 110 \parallel 101 \parallel 111$$

The octal counterparts of the binary numbers are calculated below:

$$000_2 = 0_8$$
$$110_2 = 6_8$$
$$101_2 = 5_8$$
$$111_2 = 7_8$$

The leading zeros are omitted. So, the octal representation is calculated as:

$$431_{10} = 0001\ 1010\ 1111_2 = 657_8$$

## 3. Express the following numbers in decimal:

- (a)  $(10110.0101)_2$
- (b)  $(16.5)_{16}$
- (c)  $(26.24)_8$
- (d) (DADA.B)<sub>16</sub>
- (e)  $(1010.1101)_2$

#### **Solutions:**

**a.**  $(10110.0101)_2$  to decimal

$$(10110.0101)_2 = (1 \times 2^4) + (0 \times 2^3) + (1 \times 2^2) + (1 \times 2^1) + (0 \times 2^0) + (0 \times 2^{-1}) + (1 \times 2^{-2}) + (0 \times 2^{-3}) + (1 \times 2^{-4})$$

$$= 16 + 0 + 4 + 2 + 0 + 0 + 0.25 + 0 + 0.0625$$

$$= 22.3125$$

**b.**  $(16.5)_{16}$  to decimal

$$(16.5)_{16} = (1 \times 16^{1}) + (6 \times 16^{0}) + (5 \times 16^{-1})$$

$$= 16 + 6 + \frac{5}{16}$$

$$= 16 + 6 + 0.3125$$

$$= 22.3125$$

c.  $(26.24)_8$  to decimal

$$\begin{aligned} \left(26.24\right)_8 &= \left(2 \times 8^1\right) + \left(6 \times 8^0\right) + \left(2 \times 8^{-1}\right) + \left(4 \times 8^{-2}\right) \\ &= 16 + 6 + 0.25 + 0.0625 \\ &= 22.3125 \end{aligned}$$

**d.**  $(DADA.B)_{16}$  to decimal

To convert the hexadecimal number to decimal first the values of hexadecimal letters must be converted to decimal.

$$A_{16} = 10_{10}$$
 $B_{16} = 11_{10}$ 
 $D_{16} = 13_{10}$ 

DADA.B<sub>16</sub> = 
$$(13 \times 16^3) + (10 \times 16^2) + (13 \times 16^1) + (10 \times 16^0) + (11 \times 16^{-1})$$
  
=  $(13 \times 4096) + (10 \times 256) + (13 \times 16) + (10 \times 1) + (11 \times 0.0625)$   
=  $53248 + 2560 + 208 + 10 + 0.6875$   
=  $56026.6875$ 

**e.**  $(1010.1101)_2$  to decimal

$$(1010.1101)_2 = (1 \times 2^3) + (0 \times 2^2) + (1 \times 2^1) + (0 \times 2^0) + (1 \times 2^{-1}) + (1 \times 2^{-2}) + (0 \times 2^{-3}) + (1 \times 2^{-4})$$

$$= 8 + 0 + 2 + 0 + 0.5 + 0.25 + 0 + 0.0625$$

$$= 10.8125$$

- 4. Convert the following binary numbers to hexadecimal and to decimal:
  - **a.** 1.10010
  - **b.** 110.010. Explain why the decimal answer in (b) is 4 times that in (a).

#### **Solutions:**

- a. 1.10010 to hexadecimal and decimal
  - i. To hexadecimal

To convert the binary number to hexadecimal the number is grouped into 4 digit groups starting from the decimal point.

The hexadecimal representations are calculated as follows:

$$0001_2 = 1_{16}$$
$$1001_2 = 9_{16}$$
$$0000_2 = 0_{16}$$

So the resulting hexadecimal number is:

$$(1.10010)_2 = (1.9)_{16}$$

ii. To decimal

$$(1.10010)_2 = (1 \times 2^0) + (1 \times 2^{-1}) + (0 \times 2^{-2}) + (0 \times 2^{-3}) + (1 \times 2^{-4}) + (0 \times 2^{-5})$$
  
= 1 + 0.5 + 0 + 0 + 0.0625 + 0  
= 1.5625

**b.** 110.010 to hexadecimal and decimal

# i. To hexadecimal

To convert the binary number to hexadecimal the number is grouped into 4 digit groups starting from the decimal point.

The hexadecimal representations are calculated as follows:

$$0110_2 = 6_{16}$$
$$0100_2 = 4_{16}$$

So the resulting hexadecimal number is:

$$(110.010)_2 = (6.4)_{16}$$

#### ii. To decimal

$$(110.010)_2 = (1 \times 2^2) + (1 \times 2^1) + (0 \times 2^0) + (0 \times 2^{-1}) + (1 \times 2^{-2}) + (0 \times 2^{-3})$$

$$= 4 + 2 + 0 + 0 + 0.25 + 0$$

$$= 6.25$$

The decimal answer in (b) is 4 times that in (a) because the binary number in (b) is left shifted by 2 bits with moving the decimal point right by 2 bits. If the decimal point is moved right by n bits the resultant number is multiplied by  $2^n$ . If we consider a decimal number  $AB.CD_2$  the decimal equivalent is calculated as:

$${\rm AB.CD_2} = (A \times 2^1) + (B \times 2^0) + (C \times 2^{-1}) + (D \times 2^{-2})$$

If we left shift the number by 2 bits the number becomes ABCD and the decimal equivalent is calculated as:

$$ABCD_2 = (A \times 2^3) + (B \times 2^2) + (C \times 2^1) + (D \times 2^0)$$

By factoring out the resultant equation by  $2^2$  we get:

$$ABCD_2 = 2^2 \times ((A \times 2^1) + (B \times 2^0) + (C \times 2^{-1}) + (D \times 2^{-2}))$$

So, the decimal equivalent of the left shifted number is 4 times the decimal equivalent of the original number. Also it can be seen from the powers of 2 is increased by 2 in the left shifted number.

5. Draw truth table of the Boolean function f(x, y, z) = x'y + z

Solution:

Table 1: Truth Table for the Function f(x, y, z) = x'y + z

| x | y | z | f(x, y, z) |
|---|---|---|------------|
| 0 | 0 | 0 | 0          |
| 0 | 0 | 1 | 1          |
| 0 | 1 | 0 | 1          |
| 0 | 1 | 1 | 1          |
| 1 | 0 | 0 | 0          |
| 1 | 0 | 1 | 1          |
| 1 | 1 | 0 | 0          |
| 1 | 1 | 1 | 1          |
|   |   |   |            |

## Part 2

As per instructions, Xilinx ISE 14.7 webpack was installed using the Windows 10 version, the program runs on Oracle Virtual Box using Oracle Linux to mitigate compatibility issues. I have previously attempted to install the software to my computer running Fedora 40 but the signal simulator tool Xilinx ISim was not running properly.

# **Importing Files**

From Ninova "AND\_gate.v" and "AND\_gate\_tb.vhd" files were downloaded and imported into the project navigator using add source command. By further inspection the file "AND\_gate.v" was found to be a Verilog file and the file "AND\_gate\_tb.vhd" was found to be a VHDL file for testing the Verilog file.

#### AND gate.v

The Verilog file "AND\_gate.v" contains the following code:

```
Listing 1: AND_gate.v

module AND_gate(a,b,c);
input a,b;
output c;

assign c = a & b;
endmodule
```

The verilog file describes an AND gate with two inputs and one output. The module is named as AND\_gate in the first line starting the module via the module keyword. The inputs are declared in line 2 as a and b and the output is declared in line 3 as c. In the line 5 the assign statement is used for assigning the output c to the result of and operation between the inputs. The final argument endmodule is used for declaring the end of the module.

#### AND\_gate\_tb.vhd

The VHDL file "AND\_gate\_tb.vhd" contains the following code:

```
Listing 2: AND_gate_tb.vhd
1 library IEEE;
use IEEE.STD_LOGIC_1164.ALL;
4 ENTITY AND_gate_tb IS
5 END AND_gate_tb;
  ARCHITECTURE behavior OF AND_gate_tb IS
      -- Component Declaration for the Unit Under Test (UUT)
      COMPONENT AND_gate
11
      PORT (
12
            IN1 : IN
                      std_logic;
            IN2 : IN
                      std_logic;
                         std_logic
           OUT1 : OUT
16
      END COMPONENT;
18
     --Inputs
20
     signal IN1 : std_logic := '0';
21
     signal IN2 : std_logic := '0';
22
```

```
--Outputs
     signal OUT1 : std_logic;
 BEGIN
28
    -- Instantiate the Unit Under Test (UUT)
29
     uut: AND_gate PORT MAP (
             IN1 => IN1,
31
             IN2 => IN2,
             OUT1 => OUT1
           );
35
        -- insert stimulus here
       process
       begin
       wait for 10 ns;
39
40
       IN1 <= '1';
       IN2 <= '0';
42
43
       wait for 10 ns;
       IN1 <= '0';
46
       IN2 <= '1';
47
48
      wait for 10 ns;
       IN1 <= '1';
       IN2 <= '1';
       wait for 10 ns;
       IN1 <= '0';
       IN2 <= '0';
58
59
         wait;
     end process;
60
61
62 END;
```

This file is a testbench described in VHDL which is used for testing and verifying the functionality of the Verilog file.

In the first line the IEEE library was imported and in the second line STD\_LOGIC\_1164 package was made available. The STD\_LOGIC\_1164 package contains the IEEE standard 1164 which includes the definitions of logic values used for signals.

In the 4th and 5th lines an ENTITY named AND\_gate\_tb is declared without any ports.

In the 7th line the ARCHITECTURE of the ENTITY is declared as behavioral.

Between the lines 11 and 17 the AND\_gate component is declared with the ports IN1, IN2 and OUT1. The lines 21 and 22 initialize the to the value of 0.

Between the lines 30 and 34 the unit under test is is instantiated with the name uut and the ports are connected to the signals IN1 and IN2 and the output is connected to the signal OUT1.

Process and begin statements are used for beginning a process block. A process block in VHDL is a sequential block that executes when the signals change.

The process simply begins by waiting 10 nanoseconds.

The following lines assign IN1 and IN2 1 and 0 respectively.

After waiting for 10 nanoseconds again the values of IN1 and IN2 are changed to 0 and 1 respectively.

After another 10 nanoseconds the values of IN1 and IN2 are changed to 1 and 1 respectively.

Finally waiting after 10 nanoseconds the values of IN1 and IN2 are changed to 0 and 0 respectively.

The wait at the and of the process waits indefinitely.

#### The Error In Code

The error in code is that in the testbench the signals were defined as IN1, IN2 and OUT1 but in the Verilog module AND\_gate the signals were defined as a, b and c. The signals in the testbench must be defined as the same as the signals in the module. PORT MAP in the VHDL testbench or the Verilog module input, output names can be changed to correct the issues. I have changed the Verilog code to use IN1 and IN2 instead of a and b and OUT1 instead of c.

The corrected code can be seen below:

```
Listing 3: Corrected AND_gate.v

module AND_gate(IN1,IN2,OUT1);
input IN1,IN2;
output OUT1;

assign OUT1 = IN1 & IN2;
endmodule
```

# Viewing the RTL Schematic

RTL is an abbreviation for Register Transfer Level. An RTL schematic graphically represents the digital circuit.

Using the Xilinx ISE the RTL schematic of the Verilog module AND\_gate was viewed. The RTL schematics with different settings are shown below.



Figure 1: RTL Schematic of the Verilog Module AND\_gate. Every option is selected from the visualisation menu.



Figure 2: RTL Schematic of the Verilog Module AND\_gate with only the option "AND\_gate primitive" selected.



Figure 3: RTL Schematic of the Verilog Module AND\_gate with "AND\_gate with all signals" selected.

# Simulating the Design

The file <code>AND\_gate\_tb.vhd</code> was selected and "Simulate Behavioral Model" was run the results generated are shown below.



Figure 4: Simulation Results of the Testbench of the AND\_gate Module at t=0.

In the VHDL testbench code the initialization of the signals IN1 and IN2 were set to 0. The expected output for an AND gate is 0 when both inputs are 0. The simulation between 0-10ns verifies this.



Figure 5: Simulation Results of the Testbench of the AND\_gate Module at t=15ns.

In the VHDL testbench the code sets the signals IN1 and IN2 to 1 and 0 respectively. The expected output for an AND gate is 0 when one of the inputs is 0. The simulation between 10-20ns verifies this.



Figure 6: Simulation Results of the Testbench of the AND\_gate Module at t=25ns.

In the VHDL testbench the code sets the signals IN1 and IN2 to 0 and 1 respectively. The expected output for an AND gate is 0 when one of the inputs is 0. The simulation between 20-30ns verifies this.



Figure 7: Simulation Results of the Testbench of the AND\_gate Module at t=35ns.

In the VHDL testbench the code sets the signals IN1 and IN2 to 1. The expected output for an AND gate is 1 when two of the inputs are 1. The simulation between 30-40ns verifies this.

# Results

The simulation successfully verifies and tests the AND gate module described in the Verilog code the behavior of the AND gate is consistent with the expected behavior. The RTL schematics were viewed at different levels and included in the report also the simulation graph is included between 0-60ns.